Patents by Inventor John Guzek

John Guzek has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10541232
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Grant
    Filed: November 13, 2018
    Date of Patent: January 21, 2020
    Assignee: Intel Corporation
    Inventor: John Guzek
  • Publication number: 20190081023
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: November 13, 2018
    Publication date: March 14, 2019
    Inventor: John Guzek
  • Patent number: 10163863
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Grant
    Filed: December 11, 2016
    Date of Patent: December 25, 2018
    Assignee: Intel Corporation
    Inventor: John Guzek
  • Patent number: 9941245
    Abstract: In some embodiments, integrated circuit packages including high density bump-less build up layers and a lesser density core or coreless substrate are presented.
    Type: Grant
    Filed: September 25, 2007
    Date of Patent: April 10, 2018
    Assignee: Intel Corporation
    Inventors: Oswald Skeete, Ravi Mahajan, John Guzek
  • Publication number: 20180012871
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: September 21, 2017
    Publication date: January 11, 2018
    Inventor: John Guzek
  • Patent number: 9832860
    Abstract: Techniques are disclosed for forming a package substrate with integrated stiffener. A panel of package substrates are provided. An adhesion layer is then formed on each package substrate of the panel of package substrates. A panel of stiffeners are then attached to the panel of package substrates by the adhesion layer, each stiffener corresponding to a respective package substrate. The panel of package substrates is then singulated into individual package substrates with integrated stiffeners. The stiffeners on the singulated package substrates include tabs that extend to the edges of the package substrates.
    Type: Grant
    Filed: September 26, 2014
    Date of Patent: November 28, 2017
    Assignee: Intel Corporation
    Inventors: Robert Starkston, John Guzek, Patrick Nardi, Keith Jones, Javier Soto Gonzalez
  • Publication number: 20170125385
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: December 11, 2016
    Publication date: May 4, 2017
    Applicant: INTEL CORPORATION
    Inventor: John Guzek
  • Patent number: 9553075
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Grant
    Filed: August 20, 2015
    Date of Patent: January 24, 2017
    Assignee: Intel Corporation
    Inventor: John Guzek
  • Publication number: 20160095209
    Abstract: Techniques are disclosed for forming a package substrate with integrated stiffener. A panel of package substrates are provided. An adhesion layer is then formed on each package substrate of the panel of package substrates. A panel of stiffeners are then attached to the panel of package substrates by the adhesion layer, each stiffener corresponding to a respective package substrate. The panel of package substrates is then singulated into individual package substrates with integrated stiffeners. The stiffeners on the singulated package substrates include tabs that extend to the edges of the package substrates.
    Type: Application
    Filed: September 26, 2014
    Publication date: March 31, 2016
    Inventors: Robert STARKSTON, John GUZEK, Patrick NARDI, Keith JONES, Javier SOTO GONZALEZ
  • Publication number: 20150357312
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: August 20, 2015
    Publication date: December 10, 2015
    Applicant: Intel Corporation
    Inventor: John Guzek
  • Patent number: 9147669
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Grant
    Filed: April 16, 2014
    Date of Patent: September 29, 2015
    Assignee: Intel Corporation
    Inventor: John Guzek
  • Patent number: 9113547
    Abstract: In some embodiments, same layer microelectronic circuit patterning using hybrid laser projection patterning (LPP) and semi-additive patterning (SAP) is presented. In this regard, a method is introduced including patterning a first density region of a laminated substrate surface using LPP, patterning a second density region of the laminated substrate surface using SAP, and plating the first and second density regions of the laminated substrate surface, wherein features spanning the first and second density regions are directly coupled. Other embodiments are also disclosed and claimed.
    Type: Grant
    Filed: October 24, 2008
    Date of Patent: August 18, 2015
    Assignee: Intel Corporation
    Inventors: John Guzek, Yonggang Li
  • Publication number: 20140357024
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: April 16, 2014
    Publication date: December 4, 2014
    Inventor: John Guzek
  • Patent number: 8742561
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Grant
    Filed: December 29, 2009
    Date of Patent: June 3, 2014
    Assignee: Intel Corporation
    Inventor: John Guzek
  • Publication number: 20110254124
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include attaching a die to a carrier material, wherein the carrier material comprises a top layer and a bottom layer separated by an etch stop layer; forming a dielectric material adjacent the die, forming a coreless substrate by building up layers on the dielectric material, and then removing the top layer carrier material and etch stop layer from the bottom layer carrier material.
    Type: Application
    Filed: April 16, 2010
    Publication date: October 20, 2011
    Inventors: Ravi K. Nalla, John Guzek, Javier Soto Gonzalez, Drew Delaney, Hamid Azimi
  • Publication number: 20110156231
    Abstract: Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
    Type: Application
    Filed: December 29, 2009
    Publication date: June 30, 2011
    Inventor: John Guzek
  • Publication number: 20110101491
    Abstract: In some embodiments, integrated circuit packages including high density bump-less build up layers and a lesser density core or coreless substrate are presented.
    Type: Application
    Filed: September 25, 2007
    Publication date: May 5, 2011
    Inventors: OSWALD SKEETE, RAVI MAHAJAN, JOHN GUZEK
  • Publication number: 20100101084
    Abstract: In some embodiments, same layer microelectronic circuit patterning using hybrid laser projection patterning (LPP) and semi-additive patterning (SAP) is presented. In this regard, a method is introduced including patterning a first density region of a laminated substrate surface using LPP, patterning a second density region of the laminated substrate surface using SAP, and plating the first and second density regions of the laminated substrate surface, wherein features spanning the first and second density regions are directly coupled. Other embodiments are also disclosed and claimed.
    Type: Application
    Filed: October 24, 2008
    Publication date: April 29, 2010
    Inventors: John Guzek, Yonggang Li
  • Patent number: 7569471
    Abstract: A method of providing electrically conductive bumps on electrode pads of a microelectronic substrate, and bumped substrate formed according to the method. The method includes: providing a substrate including first electrode pads and second electrode pads thereon, the first electrode pads exhibiting a first pattern, and the second electrode pads exhibiting a second pattern different from the first pattern; attaching first solder portions to a solder delivery head according to the first pattern, and second solder portions to a solder delivery head according to the second pattern, the second solder portions being larger than the first solder portions; after attaching, releasing the first solder portions onto the first electrode pads, and the second solder portions onto the second electrode pads; after releasing, reflowing the first solder portions and second solder portions to form, respectively, first solder bumps and second solder bumps on the electrode pads.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: August 4, 2009
    Assignee: Intel Corporation
    Inventors: Mengzhi Pang, John Guzek
  • Patent number: 7525140
    Abstract: In an embodiment, a substrate includes a thin film capacitor embedded within. In an embodiment, a plurality of adhesion holes extend through the thin film capacitor. These adhesion holes may improve the adhesion of the capacitor to other portions of the substrate.
    Type: Grant
    Filed: December 14, 2005
    Date of Patent: April 28, 2009
    Assignee: Intel Corporation
    Inventors: Yongki Min, John Guzek