Patents by Inventor John L. Wallberg

John L. Wallberg has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8050375
    Abstract: An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal with a plurality of phases. A switch is coupled to receive the RF clock, and is operative to select one of the plurality of phases. A phase detection circuit is coupled to the switch and is operable to receive a selected phase and to provide digital phase error samples indicative of a time difference between the reference clock and the selected phase.
    Type: Grant
    Filed: February 1, 2008
    Date of Patent: November 1, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Sudheer K. Vemulapalli, John L. Wallberg, Khurram Waheed
  • Patent number: 8045670
    Abstract: An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal. A phase detection circuit operates on the reference clock to provide digital phase error samples indicative of a phase difference between the reference clock and the RF clock. An interpolator is coupled to the phase detection circuit for performing a sample rate conversion between the reference clock and the clock derived from the RF clock signal.
    Type: Grant
    Filed: January 30, 2008
    Date of Patent: October 25, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Khurram Waheed, Robert Bogdan Staszewski, John L. Wallberg, Sudheer K. Vemulapalli
  • Publication number: 20080317188
    Abstract: An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal with a plurality of phases. A switch is coupled to receive the RF clock, and is operative to select one of the plurality of phases. A phase detection circuit is coupled to the switch and is operable to receive a selected phase and to provide digital phase error samples indicative of a time difference between the reference clock and the selected phase.
    Type: Application
    Filed: February 1, 2008
    Publication date: December 25, 2008
    Inventors: Robert Bogdan Staszewski, Sudheer K. Vemulapalli, John L. Wallberg, Khurram Waheed
  • Publication number: 20080317187
    Abstract: An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal. A phase detection circuit operates on the reference clock to provide digital phase error samples indicative of a phase difference between the reference clock and the RF clock. An interpolator is coupled to the phase detection circuit for performing a sample rate conversion between the reference clock and the clock derived from the RF clock signal.
    Type: Application
    Filed: January 30, 2008
    Publication date: December 25, 2008
    Inventors: Khurram Waheed, Robert Bogdan Staszewski, John L. Wallberg, Sudheer K. Vemulapalli
  • Patent number: 6473478
    Abstract: A circuit is designed with a register circuit (70) arranged to store a control word. A voltage-controlled oscillator (73) is coupled to receive the control word (72) and produce a clock signal (76) having a current frequency corresponding to the control word. A phase detector circuit (53) is coupled to receive a reference signal (52) and the clock signal. The clock signal has one of a phase lead and a phase lag with respect to the reference signal. The phase detector circuit produces a phase signal (58) having a first state in response to the phase lead and having a second state in response to the phase lag. An estimate circuit (69) is coupled to the register circuit and the phase detector circuit. The estimate circuit produces a next control word (71) corresponding to a next frequency intermediate the current frequency and a frequency corresponding to a transition between the first and second states.
    Type: Grant
    Filed: December 28, 1998
    Date of Patent: October 29, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: John L. Wallberg, Shawn A. Fahrenbruch
  • Patent number: 6356152
    Abstract: Fixed gain amplifiers have particular use in the read channel of hard disk drives. A CMOS fixed gain amplifier 18c having a constant gain over the large dynamic range of hard disk drive applications is provided by incorporating super follower transistors M3 and M4 into the input stage of the fixed gain amplifier. The super follower transistors are folded into the output stage of the amplifier. The differential current through the degeneration resistor RE1 travels through the super follower transistors M3 and M4 and into the current mirrors I5 and I6. Thus the ac differential current goes directly to the cascoded stage, into the load resistors RL1 and RL2, and to the output load.
    Type: Grant
    Filed: July 16, 2000
    Date of Patent: March 12, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Andrija Jezdic, John L. Wallberg, Bryan E. Bloodworth
  • Patent number: 6158607
    Abstract: A new storage container with attachable lid for preventing the lid from being lost when removed from the container. The inventive device includes a container having a generally cylindrical configuration. The container has an open upper end, a closed lower end, and a cylindrical side wall therebetween. A lid portion is adapted for selective snap engagement to both the open upper end and the closed lower end of the container.
    Type: Grant
    Filed: June 4, 1998
    Date of Patent: December 12, 2000
    Inventor: John L. Wallberg