Patents by Inventor Joseph Tate

Joseph Tate has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140244765
    Abstract: A system and method to distribute messages and notifications through networked devices and sensors in a pervasive computing environment. Included are a triggering mechanism, affirmation of ownership of message content or associated data, and data or message pricing and payment methods. The method enables smart phones, tablets, sensors, or other devices to structure message processing in accordance with the type of messaging process, the entity involved in the message, the ranges or relationships or hierarchies within the entity, and the urgency of the message itself.
    Type: Application
    Filed: February 28, 2013
    Publication date: August 28, 2014
    Inventors: Stanley Benjamin Smith, Lyndon John Smith, Joseph Tate
  • Patent number: 8565000
    Abstract: A memory cell comprising a ferroelectric capacitor, a variable impedance element and a conductive load is disclosed. The ferroelectric capacitor, characterized by first and second polarization states, is connected between a control terminal and a first switch terminal. The variable impedance element has an impedance between the first and second switch terminals that is determined by a signal on a control terminal. The conductive load is connected between a first power terminal and the first switch terminal. The second switch terminal is connected to a second power terminal. When a potential difference is applied between the first and second power terminals, a potential on the first switch terminal varies in a manner determined by the state of polarization of the ferroelectric capacitor.
    Type: Grant
    Filed: September 1, 2011
    Date of Patent: October 22, 2013
    Assignee: Radiant Technologies, Inc.
    Inventor: Joseph Tate Evans, Jr.
  • Patent number: 8560464
    Abstract: A method and system to accept user input into one or a plurality of graphical user interface screens or layouts to generate prices for one or a plurality of actions upon achievement of one or a plurality of trigger values or thresholds within one or a plurality of data sources linked to a data supply chain or a federated data source. The one or plurality of graphical user interfaces enable a user to select link and associate operators with data objects in order to build formulae that include mathematical and logical operations for calculating values to be compared with conditions and thresholds for triggering actions or events by the one or a plurality of servers upon the one or a plurality of data sources and to calculate and store the configuration of the schema for cumulative prices or terms or conditions for implementation of such actions by the one or a plurality of servers.
    Type: Grant
    Filed: March 7, 2011
    Date of Patent: October 15, 2013
    Inventors: Stanley Smith, Joseph Tate, Adam Chasen
  • Patent number: 8310856
    Abstract: A memory having a plurality of ferroelectric memory cells connected between first and second bit lines is disclosed. A read circuit is also connected between the first and second bit lines. A word select circuit selects one of the ferroelectric memory cells and generates a potential on the first hit line indicative of a value stored in the selected one of the plurality of ferroelectric memory cells. Each ferroelectric memory cell includes a ferroelectric capacitor and a variable impedance element having an impedance between first and second switch terminals that is determined by a signal on a control terminal. The ferroelectric capacitor is connected between the control terminal and the first switch terminal. First and second gates connect the ferroelectric memory cell to the bit lines in response to the word select circuit selecting that ferroelectric memory cell.
    Type: Grant
    Filed: June 9, 2010
    Date of Patent: November 13, 2012
    Assignee: Radiant Technology
    Inventor: Joseph Tate Evans, Jr.
  • Publication number: 20110310651
    Abstract: A memory cell comprising a ferroelectric capacitor, a variable impedance element and a conductive load is disclosed. The ferroelectric capacitor, characterized by first and second polarization states, is connected between a control terminal and a first switch terminal. The variable impedance element has an impedance between the first and second switch terminals that is determined by a signal on a control terminal. The conductive load is connected between a first power terminal and the first switch terminal. The second switch terminal is connected to a second power terminal. When a potential difference is applied between the first and second power terminals, a potential on the first switch terminal varies in a manner determined by the state of polarization of the ferroelectric capacitor.
    Type: Application
    Filed: September 1, 2011
    Publication date: December 22, 2011
    Inventor: Joseph Tate Evans, JR.
  • Publication number: 20110305061
    Abstract: A memory having a plurality of ferroelectric memory cells connected between first and second bit lines is disclosed. A read circuit is also connected between the first and second bit lines. A word select circuit selects one of the ferroelectric memory cells and generates a potential on the first hit line indicative of a value stored in the selected one of the plurality of ferroelectric memory cells. Each ferroelectric memory cell includes a ferroelectric capacitor and a variable impedance element having an impedance between first and second switch terminals that is determined by a signal on a control terminal. The ferroelectric capacitor is connected between the control terminal and the first switch terminal. First and second gates connect the ferroelectric memory cell to the bit lines in response to the word select circuit selecting that ferroelectric memory cell.
    Type: Application
    Filed: June 9, 2010
    Publication date: December 15, 2011
    Inventor: Joseph Tate Evans, JR.
  • Patent number: 7990749
    Abstract: A memory cell comprising a ferroelectric capacitor, a variable impedance element and a conductive load is disclosed. The ferroelectric capacitor, characterized by first and second polarization states, is connected between a control terminal and a first switch terminal. The variable impedance element has an impedance between the first and second switch terminals that is determined by a signal on a control terminal. The conductive load is connected between a first power terminal and the first switch terminal. The second switch terminal is connected to a second power terminal. When a potential difference is applied between the first and second power terminals, a potential on the first switch terminal varies in a manner determined by the state of polarization of the ferroelectric capacitor.
    Type: Grant
    Filed: June 8, 2009
    Date of Patent: August 2, 2011
    Assignee: Radiant Technology, Inc.
    Inventor: Joseph Tate Evans, Jr.
  • Publication number: 20100309710
    Abstract: A memory cell comprising a ferroelectric capacitor, a variable impedance element and a conductive load is disclosed. The ferroelectric capacitor, characterized by first and second polarization states, is connected between a control terminal and a first switch terminal. The variable impedance element has an impedance between the first and second switch terminals that is determined by a signal on a control terminal. The conductive load is connected between a first power terminal and the first switch terminal. The second switch terminal is connected to a second power terminal. When a potential difference is applied between the first and second power terminals, a potential on the first switch terminal varies in a manner determined by the state of polarization of the ferroelectric capacitor.
    Type: Application
    Filed: June 8, 2009
    Publication date: December 9, 2010
    Inventor: Joseph Tate Evans, JR.
  • Publication number: 20050013487
    Abstract: A system, computer program product and method are provided that smooth handwritten information following the transmission of handwritten data to a second computing device, thereby reducing the memory, processing and communications bandwidth requirements of a first computing device that captured the handwritten information. A system, computer program product and method are also provided for creating new points in the vicinity of at least some of the data points of the handwritten data after transmission of the data, thereby effectively improving the resolution of the handwritten information without increasing the memory, processing and communications bandwidth requirements of the first computing device.
    Type: Application
    Filed: August 16, 2004
    Publication date: January 20, 2005
    Applicant: Advanced Digital Systems, Inc.
    Inventors: Gregory Clary, Roger Booth, Christopher DiPierro, Peter Hebert, Jason Priebe, Joseph Tate
  • Patent number: 6459137
    Abstract: A ferroelectric capacitor and method for making the same are disclosed. The ferroelectric capacitor may be constructed on a silicon substrate such as SiO2 or Si3N4. The ferroelectric capacitor includes a bottom electrode, a layer of ferroelectric material, and a top electrode. The bottom electrode is constructed from a layer of platinum which is bonded to the silicon substrate by a layer of metallic oxide. The metallic oxide does not diffuse into the platinum; hence, a thinner layer of platinum may be utilized for the electrode. This reduces the vertical height of the capacitor and other problems associated with diffusion of the layer used to bond, the bottom electrode to the substrate surface.
    Type: Grant
    Filed: July 13, 1995
    Date of Patent: October 1, 2002
    Assignee: Radiant Technologies, Inc
    Inventors: Jeff Allen Bullington, Carl Elijah Montross, Jr., Joseph Tate Evans, Jr.
  • Patent number: 5840620
    Abstract: A method for counteracting increases in resistivity encountered when Indium Oxide resistive layers are subjected to high temperature annealing steps during semiconductor device fabrication. The method utilizes a recovery annealing step which returns the Indium Oxide layer to its original resistivity after a high temperature annealing step has caused the resistivity to increase. The recovery anneal comprises heating the resistive layer to a temperature between 100.degree. C. and 300.degree. C. for a period of time that depends on the annealing temperature. The recovery is observed even when the Indium Oxide layer is sealed under a dielectric layer.
    Type: Grant
    Filed: December 22, 1995
    Date of Patent: November 24, 1998
    Inventors: Carleton H. Seager, Joseph Tate Evans, Jr.