Patents by Inventor Jung H. Chang

Jung H. Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5465347
    Abstract: A circuit to provide single phase clock signals having controlled clock skew to multiple integrated circuit chips is described. A source of single phase clock signals is supplied to a clock signal distribution tree of each integrated circuit. Phase comparison of signals produced by each clock distribution circuit tree provides a control signal for controlling the delay of a clock signal applied to a respective clock distribution tree. A gating circuit is disclosed which produces, in response to each clock signal produced by the clock distribution trees, an accurately controlled LOAD ENABLE and OUTPUT ENABLE signal.
    Type: Grant
    Filed: December 28, 1993
    Date of Patent: November 7, 1995
    Assignee: International Business Machines Corporation
    Inventors: Hu H. Chao, Jung H. Chang, Feng-Hsien W. Shih
  • Patent number: 5305451
    Abstract: A circuit to provide single phase clock signals having controlled clock skew to multiple integrated circuit chips is described. A source of single phase clock signals is supplied to a clock signal distribution tree of each integrated circuit. Phase comparison of signals produced by each clock distribution circuit tree provides a control signal for controlling the delay of a clock signal applied to a respective clock distribution tree. A gating circuit is disclosed which produces, in response to each clock signal produced by the clock distribution trees, an accurately controlled LOAD ENABLE and OUTPUT ENABLE signal.
    Type: Grant
    Filed: September 5, 1990
    Date of Patent: April 19, 1994
    Assignee: International Business Machines Corporation
    Inventors: Hu H. Chao, Jung H. Chang, Feng-Hsien W. Shih
  • Patent number: 5212693
    Abstract: An apparatus for correcting a faulty microcode contained in a control store of a microprogrammed processor. The apparatus comprises two functional parts; namely, the detection circuit for detecting operational codes that correspond to faulty microinstructions in the main control store ROM of the system and a programmable array which is used as the storage area for substitute microinstructions. The detection circuit is a circuit which operates as a logic NOR circuit and is utilized to detect valid operational codes of macroinstructions that correspond to microcode sequences that contain errors or faults. The programmable array consists of two loadable RAM's which contain error free microcode to replace the faulty microcode. The detection and correction occurs in parallel with the instruction decoding so that it does not have any impact on system cycle time.
    Type: Grant
    Filed: August 2, 1990
    Date of Patent: May 18, 1993
    Assignee: IBM Corporation
    Inventors: Hu H. Chao, Jung H. Chang