Patents by Inventor Kaiwei LI

Kaiwei LI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210335426
    Abstract: A memory device includes a plurality of memory blocks, and a control circuit. A selected memory block of the plurality of memory blocks comprises a top select gate, a bottom select gate, a plurality of word lines, a common-source line, and a P-well. The control circuit performs an erasing and verification method, wherein the erasing and verification method includes erasing the selected memory block during an erasing stage; and maintaining the bottom select gate to be turned on during a maintaining period before the top select gate are turned on during a verification stage.
    Type: Application
    Filed: June 18, 2020
    Publication date: October 28, 2021
    Inventors: Kaiwei Li, Jianquan Jia, Hongtao Liu, An Zhang
  • Patent number: 11158380
    Abstract: A memory device includes a plurality of memory blocks, and a control circuit. A selected memory block of the plurality of memory blocks comprises a top select gate, a bottom select gate, a plurality of word lines, a common-source line, and a P-well. The control circuit performs an erasing and verification method, wherein the erasing and verification method includes erasing the selected memory block during an erasing stage; and maintaining the bottom select gate to be turned on during a maintaining period before the top select gate are turned on during a verification stage.
    Type: Grant
    Filed: June 18, 2020
    Date of Patent: October 26, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Kaiwei Li, Jianquan Jia, Hongtao Liu, An Zhang
  • Publication number: 20210193237
    Abstract: A memory includes an upper deck and a lower deck. The upper deck includes a first upper dummy word line. The lower deck includes a first lower dummy word line. A method for reducing program disturbance of the memory includes adjusting a first upper bias voltage applied to the first upper dummy word line and/or a first upper threshold voltage of the first upper dummy word line to adjust a first difference between the first upper bias voltage and the first upper threshold voltage; and adjusting a first lower bias voltage applied to the first lower dummy word line and/or a first lower threshold voltage of the first lower dummy word line to adjust a second difference between the first lower bias voltage and the first lower threshold voltage.
    Type: Application
    Filed: February 26, 2021
    Publication date: June 24, 2021
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Publication number: 20210174884
    Abstract: A memory device includes a memory array including memory strings. Each memory string includes a plurality of top memory cells, a plurality of bottom memory cells, and one or more dummy memory cells between the top memory cells and the bottom memory cells. The memory device also includes a plurality of word lines respectively coupled to gate terminals of the top memory cells and the bottom memory cells, and one or more dummy word lines respectively coupled to gate terminals of the one or more dummy memory cells. The memory device further includes a control circuit configured to program a target memory cell coupled to a selected word line of the plurality of word lines. To program the target memory cell, the control circuit is configured to apply a biased dummy word line pre-pulse signal to the one or more dummy word lines in a pre-charge period prior to a programming period.
    Type: Application
    Filed: February 18, 2021
    Publication date: June 10, 2021
    Inventors: Jianquan Jia, Kaikai You, Ying Cui, Kaiwei Li, Yali Song, Shan Li, An Zhang
  • Publication number: 20210174852
    Abstract: A memory device includes a top select cell, a top dummy cell and a string of memory cells. The top select cell has a first terminal coupled to a bit line and a control terminal coupled to a top select line. The top dummy cell has a control terminal coupled to a top dummy word line. The string of memory cells has control terminals coupled to respective word lines. A method operating the memory device includes prior to a program operation, applying a pre-pulse voltage to the top dummy word line, the top select line and the bit line while applying a low voltage to the word lines, and then sequentially applying the low voltage to the top dummy word line, the top select line and the bit line while applying the low voltage to the word lines.
    Type: Application
    Filed: January 13, 2020
    Publication date: June 10, 2021
    Inventors: Shan Li, Kaikai You, Ying Cui, Jianquan Jia, Kaiwei Li, An Zhang
  • Patent number: 10991438
    Abstract: A memory includes an upper deck and a lower deck. The upper deck includes a first upper dummy word line. The lower deck includes a first lower dummy word line. A method for reducing program disturbance of the memory includes adjusting a first upper bias voltage applied to the first upper dummy word line and/or a first upper threshold voltage of the first upper dummy word line to adjust a first difference between the first upper bias voltage and the first upper threshold voltage; and adjusting a first lower bias voltage applied to the first lower dummy word line and/or a first lower threshold voltage of the first lower dummy word line to adjust a second difference between the first lower bias voltage and the first lower threshold voltage.
    Type: Grant
    Filed: February 24, 2020
    Date of Patent: April 27, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Patent number: 10957408
    Abstract: A non-volatile memory device is disclosed. The non-volatile memory device includes a memory array, a plurality of word lines, a plurality of dummy word lines, a first control circuit and a second control circuit. The plurality of word lines are connected to a plurality of top memory cells and bottom memory cells of a memory string of the memory array. The plurality of dummy word lines are connected to a plurality of dummy memory cells connected between the plurality of top memory cells and bottom memory cells. The first control circuit is configured to apply a bit line pre-pulse signal to the bit line during a pre-charge period. The second control circuit is configured to apply a selected word line signal to a selected word line, apply an unselected word line signal to unselected word lines and apply a negative pre-pulse signal to the plurality of dummy word lines.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: March 23, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jianquan Jia, Kaikai You, Ying Cui, Kaiwei Li, Yali Song, Shan Li, An Zhang
  • Patent number: 10885990
    Abstract: A method of performing a programming operation to a three dimensional (3D) NAND memory device is disclosed. The method makes residual electrons trapped in storage regions of middle dummy memory cells of the unselected string of the 3D NAND memory device to be removed during the pre-charging phase, so as to reduce program disturb to the selected string which neighbors the unselected string.
    Type: Grant
    Filed: December 26, 2019
    Date of Patent: January 5, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Xinlei Jia, Shan Li, Kaiwei Li, Jianquan Jia, Lei Jin, Kaikai You, Ying Cui, Yali Song, Wei Hou, Zhiyu Wang, Hongtao Liu
  • Publication number: 20200240850
    Abstract: A method for estimating the junction temperature on-line on an insulated gate bipolar transistor (IGBT) power module, including the following steps. Estimate the junction temperature by the temperature sensitive electrical parameter method, set the space thermal model of the extended state, and apply the Kalman filter to the junction temperature estimation. The temperature sensitive electrical parameter method estimates the junction temperature of the IGBT power module in real time, selects the IGBT conduction voltage drop VCE(ON) as the temperature sensitive electrical parameter, and provides a VCE(ON) on-line measuring circuit. The power loss of the diode and IGBT and the estimated value of junction temperature obtained by the temperature sensitive electrical parameter method are taken as the input of the Kalman filter, and measurement noise and process noise are considered to obtain an optimal estimated value of junction temperature.
    Type: Application
    Filed: November 20, 2019
    Publication date: July 30, 2020
    Applicant: WUHAN UNIVERSITY
    Inventors: Yigang HE, Kaiwei LI, Weibo YUAN, Liulu HE, Yuzheng GUO, Hui ZHANG