Patents by Inventor Kao-Su Huang

Kao-Su Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8377829
    Abstract: A substrate is provided having an oxide layer, a first nitride-silicon, a STI, and a second nitride-silicon. A pattern poly-silicon layer on the second nitride-silicon layer is etched to form a deep trench opening. Etching the pattern poly-silicon layer also deepens the deep trench opening. Then, a conductive layer is filled in the deep trench opening.
    Type: Grant
    Filed: October 12, 2007
    Date of Patent: February 19, 2013
    Assignee: United Microelectronics Corp.
    Inventors: Ta-Chuan Yeh, Ni-Min Chung, Kao-Su Huang, Yung-Chang Lin, Ruey-Chyr Lee, Chien-Kuo Wang
  • Patent number: 7435354
    Abstract: A treatment method for a surface of a photoresist layer is provided. After forming a patterned photoresist layer over a wafer, a surface treatment step is performed to the photoresist layer by using at least one reaction gas comprising hydrogen bromide or hydrogen iodide to form a hardened layer over the surface of the photoresist layer. Wherein, the surface treatment step and the etching step are in-situ performed.
    Type: Grant
    Filed: January 6, 2005
    Date of Patent: October 14, 2008
    Assignee: United Microelectronic Corp.
    Inventor: Kao-Su Huang
  • Patent number: 7344954
    Abstract: A substrate is provided having an oxide layer, a first nitride-silicon, a STI, and a second nitride-silicon. A pattern poly-silicon layer on the second nitride-silicon layer is etched to form a deep trench opening. Etching the pattern poly-silicon layer also deepens the deep trench opening. Then, a conductive layer is filled in the deep trench opening.
    Type: Grant
    Filed: January 3, 2006
    Date of Patent: March 18, 2008
    Assignee: United Microelectonics Corp.
    Inventors: Ta-Chuan Yeh, Ni-Min Chung, Kao-Su Huang, Yung-Chang Lin, Ruey-Chyr Lee, Chien-Kuo Wang
  • Publication number: 20080038931
    Abstract: A substrate is provided having an oxide layer, a first nitride-silicon, a STI, and a second nitride-silicon. A pattern poly-silicon layer on the second nitride-silicon layer is etched to form a deep trench opening. Etching the pattern poly-silicon layer also deepens the deep trench opening. Then, a conductive layer is filled in the deep trench opening.
    Type: Application
    Filed: October 12, 2007
    Publication date: February 14, 2008
    Inventors: Ta-Chuan Yeh, Ni-Min Chung, Kao-Su Huang, Yung-Chang Lin, Ruey-Chyr Lee, Chien-Kuo Wang
  • Patent number: 7309641
    Abstract: A method for rounding the bottom corners of a trench is described. In the method, an etching process is performed using a fluorocarbon compound with at least two carbon atoms, He and O2 as an etching gas to round the bottom corners of the trench.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: December 18, 2007
    Assignee: United Microelectronics Corp.
    Inventor: Kao-Su Huang
  • Publication number: 20070155089
    Abstract: A substrate is provided having an oxide layer, a first nitride-silicon, a STI, and a second nitride-silicon. A pattern poly-silicon layer on the second nitride-silicon layer is etched to form a deep trench opening. Etching the pattern poly-silicon layer also deepens the deep trench opening. Then, a conductive layer is filled in the deep trench opening.
    Type: Application
    Filed: January 3, 2006
    Publication date: July 5, 2007
    Inventors: Ta-Chuan Yeh, Ni-Min Chung, Kao-Su Huang, Yung-Chang Lin, Ruey-Chyr Lee, Chien-Kuo Wang
  • Patent number: 7226798
    Abstract: A fabrication method for a multi-layered thin film protective layer, which is applicable on a substrate having a peripheral circuit area and a pixel cell area, is described. Metal layers and pixel cells are formed on the peripheral circuit area and the pixel cell area, respectively. A first oxide layer, a silicon nitride layer and a second oxide layer are sequentially formed on the pixel cells and the metal layers. The second oxide layer is then patterned to define a pre-determined position of a pad spacer in the pixel cell area and the peripheral circuit area. The silicon nitride layer and the first oxide layer are further defined to form a first protective layer in the peripheral circuit area and to from a pad spacer in the pixel cell area exposing the pixel cells. A second protective layer is then formed on the exposed pixel cells.
    Type: Grant
    Filed: March 5, 2004
    Date of Patent: June 5, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Wei-Shiau Chen, Kao-Su Huang
  • Publication number: 20070123049
    Abstract: A semiconductor process is provided. A substrate is provided and then a to-be-etched layer is formed on the substrate. A patterned photoresist layer is formed on the to-be-etched layer. The to-be-etching layer is etched using a gaseous etchant to form a patterned layer. In the meantime, some of the gaseous etchant is condensed on the patterned photoresist layer and above the substrate after the etching process. Thereafter, a heat treatment process is performed to remove the condensed gaseous etchant. An ion implanting process is performed to form a doped region in the substrate. After the ion implanting process, the patterned photoresist layer is removed.
    Type: Application
    Filed: November 17, 2005
    Publication date: May 31, 2007
    Inventors: Kao-Su Huang, Ying-Ming Tseng, Chia-Hsun Yu, Chih-Hung Lin
  • Patent number: 7214626
    Abstract: The present invention provides an etching process for decreasing mask defect. The process comprises providing a substrate, and sequentially forming a thin film layer, a mask, and a photoresist on the surface of the substrate. Then the photoresist is trimmed by a bromide compound, and a first etching process is performed to transfer patterns from the photoresist to the mask. A strip process is performed to strip photoresist by mixing gases that include fluorine. Finally, a second etching process is performed to transfer the pattern from patterned mask to the thin film layer.
    Type: Grant
    Filed: August 24, 2005
    Date of Patent: May 8, 2007
    Assignee: United Microelectronics Corp.
    Inventor: Kao-Su Huang
  • Publication number: 20070049036
    Abstract: The present invention provides an etching process for decreasing mask defect. The process comprises providing a substrate, and sequentually forming a thin film layer, a mask, and a photoresist on the surface of the substrate. Then the photoresist is trimmed by a bromide compound, and a first etching process is performed to transfer patterns from the photoresist to the mask. A strip process is performed to strip photoresist by mixing gases that include fluorine. Finally, a second etching process is performed to transfer the pattern from patterned mask to the thin film layer.
    Type: Application
    Filed: August 24, 2005
    Publication date: March 1, 2007
    Inventor: Kao-Su Huang
  • Publication number: 20060144815
    Abstract: A treatment method for a surface of a photoresist layer is provided. After forming a patterned photoresist layer over a wafer, a surface treatment step is performed to the photoresist layer by using at least one reaction gas comprising hydrogen bromide or hydrogen iodide to form a hardened layer over the surface of the photoresist layer. Wherein, the surface treatment step and the etching step are in-situ performed.
    Type: Application
    Filed: January 6, 2005
    Publication date: July 6, 2006
    Inventor: Kao-Su Huang
  • Publication number: 20060110891
    Abstract: A method for rounding the bottom corners of a trench is described. In the method, an etching process is performed using a fluorocarbon compound with at least two carbon atoms, He and O2 as an etching gas to round the bottom corners of the trench.
    Type: Application
    Filed: November 24, 2004
    Publication date: May 25, 2006
    Inventor: Kao-Su Huang
  • Publication number: 20050054129
    Abstract: A fabrication method for a multi-layered thin film protective layer, which is applicable on a substrate having a peripheral circuit area and a pixel cell area, is described. Metal layers and pixel cells are formed on the peripheral circuit area and the pixel cell area, respectively. A first oxide layer, a silicon nitride layer and a second oxide layer are sequentially formed on the pixel cells and the metal layers. The second oxide layer is then patterned to define a pre-determined position of a pad spacer in the pixel cell area and the peripheral circuit area. The silicon nitride layer and the first oxide layer are further defined to form a first protective layer in the peripheral circuit area and to from a pad spacer in the pixel cell area exposing the pixel cells. A second protective layer is then formed on the exposed pixel cells.
    Type: Application
    Filed: March 5, 2004
    Publication date: March 10, 2005
    Inventors: Wei-Shiau Chen, Kao-Su Huang
  • Patent number: 6548318
    Abstract: A fabrication method for a multi-layered thin film protective layer which is applicable on a substrate comprising a peripheral circuit area and a pixel cell area is described. Metal layers and pixel cells are formed on the peripheral circuit area and the pixel cell area, respectively, wherein an insulation material is formed in the interspace between the metal layers and between the pixel cells to provide a sufficient separation. Thereafter, a first oxide layer, a silicon nitride layer and a second oxide layer are sequentially formed on the pixel cells and the metal layers. The second oxide layer is then patterned to define a pre-determined position of a pad spacer in the pixel cell area and the peripheral circuit area. The silicon nitride layer and the first oxide layer are further defined to form a first protective layer in the peripheral circuit area and to from a pad spacer in the pixel cell area exposing the pixel cells. A second protective layer is then formed on the exposed pixel cells.
    Type: Grant
    Filed: October 24, 2001
    Date of Patent: April 15, 2003
    Assignee: United Microelectronics Corp.
    Inventors: Wei-Shiau Chen, Kao-Su Huang
  • Patent number: 6429921
    Abstract: A multi-layered thin film protective layer structure, which is applicable for a liquid crystal display with a substrate comprising a peripheral circuit area and a pixel cell area, is described. The pixel cell area and the peripheral circuit area comprise a plurality of pixel cells and metal layers, respectively. The multi-layered thin film protective layer also includes a protective layer in the peripheral circuit area to cover the metal layers and a plurality of pad spacers in the pixel cell area and the peripheral circuit area. The pad spacers are higher than the first protective layer. The structure also comprises a second protective layer in the pixel cell area to cover the pixel cells, wherein the second protective layer has a higher reflectivity to allow the transmission of light to reach the pixel cells and a reflection of light.
    Type: Grant
    Filed: January 10, 2000
    Date of Patent: August 6, 2002
    Assignee: United Microelectronics Corp.
    Inventors: Wei-Shiau Chen, Kao-Su Huang
  • Publication number: 20020076863
    Abstract: A fabrication method for a multi-layered thin film protective layer which is applicable on a substrate comprising a peripheral circuit area and a pixel cell area is described. Metal layers and pixel cells are formed on the peripheral circuit area and the pixel cell area, respectively, wherein an insulation material is formed in the interspace between the metal layers and between the pixel cells to provide a sufficient separation. Thereafter, a first oxide layer, a silicon nitride layer and a second oxide layer are sequentially formed on the pixel cells and the metal layers. The second oxide layer is then patterned to define a pre-determined position of a pad spacer in the pixel cell area and the peripheral circuit area. The silicon nitride layer and the first oxide layer are further defined to form a first protective layer in the peripheral circuit area and to from a pad spacer in the pixel cell area exposing the pixel cells. A second protective layer is then formed on the exposed pixel cells.
    Type: Application
    Filed: October 24, 2001
    Publication date: June 20, 2002
    Inventors: Wei-Shiau Chen, Kao-Su Huang