Patents by Inventor Karl Hartmann Dietz

Karl Hartmann Dietz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8409963
    Abstract: Disclosed are methods of making a semiconductor package comprising at least one thin-film capacitor embedded into at least one build-up layer of said semiconductor package. A thin-film capacitor is provided wherein the thin-film capacitor has a first electrode and a second electrode separated by a dielectric. A temporary carrier layer is applied to the first electrode and the second electrode is patterned. A PWB core and a build-up material are provided, and the build-up material is placed between the PWB core and the patterned second electrode of said thin-film capacitor. The patterned electrode side of the thin-film capacitor is laminated to the PWB core by way of the build-up material, the temporary carrier layer is removed, and the first electrode is patterned.
    Type: Grant
    Filed: April 20, 2010
    Date of Patent: April 2, 2013
    Assignee: CDA Procesing Limited Liability Company
    Inventors: Lynne E. Dellis, Karl Hartmann Dietz, David Ross McGregor
  • Publication number: 20100270644
    Abstract: Disclosed are methods of making a semiconductor package comprising at least one thin-film capacitor embedded into at least one build-up layer of said semiconductor package. A thin-film capacitor is provided wherein the thin-film capacitor has a first electrode and a second electrode separated by a dielectric. A temporary carrier layer is applied to the first electrode and the second electrode is patterned. A PWB core and a build-up material are provided, and the build-up material is placed between the PWB core and the patterned second electrode of said thin-film capacitor. The patterned electrode side of the thin-film capacitor is laminated to the PWB core by way of the build-up material, the temporary carrier layer is removed, and the first electrode is patterned.
    Type: Application
    Filed: April 20, 2010
    Publication date: October 28, 2010
    Applicant: E. I. DU PONT DE NEMOURS AND COMPANY
    Inventors: Lynne E. Dellis, Karl Hartmann Dietz, David Ross McGregor
  • Patent number: 7778038
    Abstract: The present invention relates to a power core comprising: at least one embedded surface mount technology (SMT) discrete chip capacitor layer comprising at least one embedded SMT discrete chip capacitor; and at least one planar capacitor laminate; wherein at least one planar capacitor laminate serves as a low inductance path to supply a charge to at least one embedded SMT discrete chip capacitor; and wherein said embedded SMT discrete chip capacitor is connected in parallel to said planar capacitor laminate.
    Type: Grant
    Filed: November 30, 2005
    Date of Patent: August 17, 2010
    Assignee: E.I. du Pont de Nemours and Company
    Inventors: David Ross McGregor, Daniel Irwin Amey, Jr., Sounak Banerji, William J. Borland, Karl Hartmann Dietz, Attiganal N. Sreeram
  • Patent number: 7621041
    Abstract: The present invention relates to methods of forming multilayer structures and the structures themselves. In one embodiment, a method of forming a multilayer structure comprises: providing a dielectric composition comprising paraelectric filler and polymer wherein the paraelectric filler has a dielectric constant between 50 and 150; applying the dielectric composition to a carrier film thus forming a multilayer film comprising a dielectric layer and carrier film layer; laminating the multilayer film to a circuitized core wherein the dielectric layer of the multilayer film is facing the circuitized core; and removing the carrier film layer from the dielectric layer prior to processing; applying a metallic layer to the dielectric layer wherein the circuitized core, dielectric layer and metallic layer form a planar capacitor; and processing the planar capacitor to form a multilayer structure.
    Type: Grant
    Filed: June 13, 2006
    Date of Patent: November 24, 2009
    Assignee: E. I. du Pont de Nemours and Company
    Inventors: Sounak Banerji, G. Sidney Cox, Karl Hartmann Dietz
  • Patent number: 7613007
    Abstract: The present invention relates to a device comprising a power core wherein said power core comprises: at least one embedded singulated capacitor layer containing at least one embedded singulated capacitor; and at least one planar capacitor laminate; wherein said planar capacitor laminate serves as a low inductance path to supply a charge to said at least one embedded singulated capacitor; and wherein said at least one embedded singulated capacitor is connected in parallel to at least one of the said planar capacitor laminates; and wherein said power core is interconnected to at least one signal layer.
    Type: Grant
    Filed: November 30, 2005
    Date of Patent: November 3, 2009
    Assignee: E. I. du Pont de Nemours and Company
    Inventors: Daniel Irwin Amey, Jr., Sounak Banerji, William J. Borland, Karl Hartmann Dietz, David Ross McGregor, Attiganal N. Sreeram
  • Publication number: 20080316723
    Abstract: Provided herein are devices comprising a printed wiring board that comprise, singulated capacitors fabricated from known good, thin-film, fired-on-foil capacitors. Provided are methods of incorporating the singulated capacitors into the build-up layers of a printed wiring board to minimize impedance. The singulated capacitors have a pitch that allows each power and ground terminal of an IC to be directly connected to a power and ground electrode, respectively, of its own singulated capacitor. Using a feedstock of known good, fired-on-foil capacitors allows for improved PWB yield.
    Type: Application
    Filed: June 19, 2007
    Publication date: December 25, 2008
    Applicant: E.I. DU PONT DE NEMOURS AND COMPANY
    Inventors: William Borland, Daniel Irwin Amey, JR., Karl Hartmann Dietz, Cengiz Ahmet Palanduz, J. Stan Erickson