Patents by Inventor Katsuyuki Karakawa

Katsuyuki Karakawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7422942
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Grant
    Filed: May 14, 2007
    Date of Patent: September 9, 2008
    Assignee: Fujitsu Limited
    Inventors: Kousuke Suzuki, Katsuyuki Karakawa
  • Publication number: 20070287250
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Application
    Filed: May 14, 2007
    Publication date: December 13, 2007
    Applicant: FUJITSU LIMITED
    Inventors: Kousuke Suzuki, Katsuyuki Karakawa
  • Patent number: 7232720
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Grant
    Filed: March 8, 2004
    Date of Patent: June 19, 2007
    Assignee: Fujitsu Limited
    Inventors: Kousuke Suzuki, Katsuyuki Karakawa
  • Patent number: 6878594
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Grant
    Filed: March 20, 1998
    Date of Patent: April 12, 2005
    Assignee: Fujitsu Limited
    Inventors: Kousuke Suzuki, Katsuyuki Karakawa
  • Publication number: 20040171224
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Application
    Filed: March 8, 2004
    Publication date: September 2, 2004
    Applicant: FUJITSU LIMITED
    Inventors: Kousuke Suzuki, Katsuyuki Karakawa
  • Publication number: 20030183905
    Abstract: As a protective film corresponding to a Cu interconnection, a protective film having a function of preventing diffusion of the Cu and a function as an etching stopper when a via hole is formed, and also having a low dielectric constant is proposed. This protective film has a two-layered structure in which a silicon nitride film (SiN film) is stacked on a hydrogenated silicon carbide film (SiC:H film).
    Type: Application
    Filed: April 24, 2003
    Publication date: October 2, 2003
    Applicant: FUJITSU LIMITED
    Inventor: Katsuyuki Karakawa
  • Publication number: 20030153176
    Abstract: A Cu interconnection is formed above a semiconductor substrate. An SIC:H film and a silicon nitride film covering the Cu interconnection are formed in this order as protective films of the Cu interconnection. An interlayer insulating film is formed on the silicon nitride film. A via hole is formed in the interlayer insulating film with using the silicon nitride film as a stopper. An upper layer portion of the interlayer insulating film is processed in a portion aligned with the via hole. The silicon nitride film and the SiC:H film are so etched as to be aligned with the via hole. A Cu film is buried in the via hole. This interconnection structure formation method can reliably prevent Cu diffusion from the Cu interconnection to the interlayer insulating film and prevent peeling of the Cu interconnection. In this method, high oxidation resistance is obtained.
    Type: Application
    Filed: July 22, 2002
    Publication date: August 14, 2003
    Applicant: Fujitsu Limited
    Inventor: Katsuyuki Karakawa
  • Publication number: 20020098688
    Abstract: A semiconductor device having a self-aligned contact hole is formed by providing a side wall oxide film on a gate electrode, covering the gate electrode and the side wall oxide film by an oxide film and further covering the oxide film by a nitride film, wherein the oxide film is formed by a plasma CVD process with a reduced plasma power such that the H2O content in the oxide film is less than about 2.4 wt %.
    Type: Application
    Filed: March 20, 1998
    Publication date: July 25, 2002
    Inventors: KOUSUKE SUZUKI, KATSUYUKI KARAKAWA
  • Patent number: 5976973
    Abstract: A method of manufacturing a semiconductor device has the steps of: forming a wiring pattern by dry etching a wiring layer on a semiconductor substrate, using a resist pattern as a mask; immersing the wiring pattern in amine containing liquid to remove deposition residues formed during the dry etching; then, processing the wiring pattern with fluid not containing amine and being capable of removing deposition residues; forming a conformal insulating layer on the processed wiring pattern; and forming an insulating layer having a planarizing function on the conformal insulating layer by CVD. This method is suitable for multi-layer wiring, and can form an interlayer insulating film having a satisfactory planarizing function.
    Type: Grant
    Filed: October 10, 1997
    Date of Patent: November 2, 1999
    Assignee: Fujitsu Ltd.
    Inventors: Koichiro Ohira, Katsuyuki Karakawa, Kazutoshi Izumi, Masahiko Doki