Patents by Inventor Kelley Kyle Higgins, Sr.

Kelley Kyle Higgins, Sr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150155162
    Abstract: An approach is developed to use an acidic rinse to reduce charge during the lithographic process, and thereby eliminate the crystalline damage and associated yield loss associated with the accumulated charge. The crystalline damage has been found to occur for certain thicknesses of dielectric layers, and such damage is irreparable. A sparge can be used to dissolve carbon dioxide in water to provide a weak acidic rinse.
    Type: Application
    Filed: December 3, 2013
    Publication date: June 4, 2015
    Applicant: Spansion LLC
    Inventors: Daniel E. SUTTON, Christopher M. FOSTER, Kelley Kyle HIGGINS, SR., Moutasim KHOGLY, Alexander J. BIERWAG, Daniel H. WILCOX
  • Publication number: 20080157289
    Abstract: A method of processing a semiconductor structure is provided. The method includes forming a polish stop layer over one or more features on a substrate; forming a first dielectric layer over the polish stop layer, a valley portion of the first dielectric layer being just above a top of the polish stop layer; and polishing the dielectric layer down to the top of the polish stop layer. By forming a just enough dielectric layer to allow gap-fill on the substrate and polishing the dielectric layer down to the top of the polish stop layer, the method can reduce the cost and controls associated with forming the first dielectric layer.
    Type: Application
    Filed: December 27, 2006
    Publication date: July 3, 2008
    Applicant: SPANSION LLC
    Inventors: Chris A. Nauert, Kelley Kyle Higgins, Sr.
  • Patent number: 7244660
    Abstract: A method for manufacturing a semiconductor component using a sacrificial masking structure. A semiconductor device is formed from a semiconductor substrate and a layer of dielectric material is formed over the semiconductor substrate and the semiconductor device. The layer of dielectric material may be formed directly on the semiconductor substrate or spaced apart from the semiconductor substrate by an interlayer. Posts or protrusions having sidewalls are formed from the layer of dielectric material. An electrically insulating material that is preferably different from the layer of dielectric material is formed adjacent the sidewalls of the posts. The electrically insulating material is planarized and the posts are removed to form openings that may expose a portion of the semiconductor device or a portion of the interlayer material. An electrically conductive material is formed in the openings.
    Type: Grant
    Filed: October 31, 2005
    Date of Patent: July 17, 2007
    Assignee: Spansion LLC
    Inventors: Kelley Kyle Higgins, Sr., Joseph William Wiseman
  • Patent number: 7163862
    Abstract: Methods and structures are provided for a dual-bit EEPROM semiconductor device. The dual-bit memory device comprises a semiconductor substrate, a tunnel oxide disposed on the semiconductor substrate and first and second spaced apart floating gates that are disposed on the tunnel oxide. An interlayer dielectric layer contacts the tunnel oxide layer at a position between the first and second spaced apart floating gates and electrically isolates the first and second spaced apart floating gates. A control gate contacts the interlayer dielectric layer between the first and second spaced apart floating gates.
    Type: Grant
    Filed: October 4, 2005
    Date of Patent: January 16, 2007
    Assignee: Spansion, LLC
    Inventors: Joseph William Wiseman, Robert Dawson, Kelley Kyle Higgins, Sr., Shengnian Song
  • Patent number: 6984563
    Abstract: A semiconductor component having a substantially planar surface on which a film can be deposited and a method for manufacturing the semiconductor component. A layer of dielectric material is formed over a semiconductor substrate and a layer of polysilicon is formed on the layer of dielectric material. The polysilicon layer is patterned to form floating gate structures and expose portions of the layer of dielectric material. Additional dielectric material is formed over the floating gate structures and the exposed portions of the layer of dielectric material. The additional dielectric material is planarized such that it has a surface that is substantially contiguous with and coplanar with the floating gate structures. An oxide-nitride-oxide (ONO) dielectric structure or stack is formed on the surfaces of the floating gate structures and the dielectric material. A layer of polysilicon is formed on the ONO dielectric structure.
    Type: Grant
    Filed: July 1, 2004
    Date of Patent: January 10, 2006
    Assignee: FASL LLC
    Inventors: Kelley Kyle Higgins, Sr., Ibrahim Khan Burki