Patents by Inventor Ketan V. Karia

Ketan V. Karia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8169517
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. An N-bit counter supplies an N-bit DAC to produce an analog ramp output with a level that varies corresponding to the contents of the counter. A latch/counter or equivalent is associated with each respective column. A clock supplies clock signal(s) to the counter elements. When the analog ramp equals the pixel value for that column, the latch/counter latches the value. The black level can be pre-set in the latch/counter or can be subtracted separately to reduce fixed pattern noise. The pixels can be oversampled for some number of times, e.g., n=16, to reduce the thermal noise of the sensors. Also, two or more pixels sharing a common sense node may be binned together, and two (or more) pixels having different integration times may be combined to obtain an output signal with enhanced dynamic range.
    Type: Grant
    Filed: October 16, 2007
    Date of Patent: May 1, 2012
    Assignee: Panavision Imaging LLC
    Inventors: Thomas Poonnen, Jeffrey J. Zarnowski, Li Liu, Michael Joyner, Ketan V. Karia
  • Patent number: 7903159
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. A counter is coupled to an N-bit DAC to produce an analog ramp that varies corresponding to the contents of the counter. A ripple counter is associated with each respective column. A clock or a source of counts at a predetermined sequence supplies clock signals or counts to the counter elements. Column comparators gate the counter elements when the analog ramp equals the pixel value. The counter contents feed a video output bus to produce the digital video signal. Additional black-level readout counters elements can create and store a black level digital value that is subtracted from the pixel value to reduce fixed pattern noise. The counters may employ two's complement arithmetic. An additional array of buffer counter/latches can be employed. Ripple counters can be configured as counters to capture the digital video level, and then as shift registers to clock out the video levels to an output bus.
    Type: Grant
    Filed: April 10, 2009
    Date of Patent: March 8, 2011
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Thomas Poonnen, Michael E. Joyner
  • Publication number: 20090231479
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. A counter is coupled to an N-bit DAC to produce an analog ramp that varies corresponding to the contents of the counter. A ripple counter is associated with each respective column. A clock or a source of counts at a predetermined sequence supplies clock signals or counts to the counter elements. Column comparators gate the counter elements when the analog ramp equals the pixel value. The counter contents feed a video output bus to produce the digital video signal. Additional black-level readout counters elements can create and store a black level digital value that is subtracted from the pixel value to reduce fixed pattern noise. The counters may employ two's complement arithmetic. An additional array of buffer counter/latches can be employed. Ripple counters can be configured as counters to capture the digital video level, and then as shift registers to clock out the video levels to an output bus.
    Type: Application
    Filed: April 10, 2009
    Publication date: September 17, 2009
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Thomas Poonnen, Michael E. Joyner
  • Patent number: 7554067
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangement minimizes color cross talk. An array of microlenses is situated with each microlens covering a plurality of the pixels. The different pixels under each microlens can be aligned along a diagonal. The different pixels under the same microlens can have different integration times, to increase the dynamic range of the imager(s).
    Type: Grant
    Filed: October 30, 2006
    Date of Patent: June 30, 2009
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen, Li Liu
  • Patent number: 7518646
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. An N-bit counter supplies an N-bit DAC to produce an analog ramp output with a level that varies corresponding to the contents of the counter. A ripple counter or equivalent is associated with each respective column. A clock supplies clock signals to the counter elements. A comparator in each column gates the counter element when the analog ramp equals the pixel value for that column. The contents of the counters are transferred sequentially to a video output bus to produce the digital video signal. Additional black-level readout counter elements can create and store a digital value that corresponds to a dark or black video level. A subtraction element subtracts the black level value from the pixel value to reduce fixed pattern noise. An additional array of buffer counter/latches can be employed.
    Type: Grant
    Filed: September 20, 2005
    Date of Patent: April 14, 2009
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Thomas Poonnen
  • Patent number: 7129461
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangement minimizes color cross talk.
    Type: Grant
    Filed: May 16, 2006
    Date of Patent: October 31, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Patent number: 7122778
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangment minimizes color cross talk.
    Type: Grant
    Filed: February 17, 2006
    Date of Patent: October 17, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Patent number: 7057150
    Abstract: A solid state imager with pixels arranged in columns and rows has the pixels are configured into groups of at least a first pixel and a second pixel, each said group sharing a pixel output transistor having a sense electrode and an output electrode and a reset transistor having a gate coupled to receive a reset signal and an output coupled to the sense electrode of the associated shared pixel output transistor. Each of the pixels has a photosensitive element whose output electrode is coupled to the sense electrode of the shared pixel output transistor and a gate electrode coupled to receive respective first and second pixel gating signals. This configuration reduces the number of FETs to two transistors for each pair of pixels, and also can achieve true correlated double sampling correction of FPN.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: June 6, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Samuel D. Ambalavanar, Michael E. Joyner, Ketan V. Karia
  • Patent number: 7045758
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangment minimizes color cross talk.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: May 16, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Publication number: 20040069930
    Abstract: A solid state imager with pixels arranged in columns and rows has the pixels are configured into groups of at least a first pixel and a second pixel, each said group sharing a pixel output transistor having a sense electrode and an output electrode and a reset transistor having a gate coupled to receive a reset signal and an output coupled to the sense electrode of the associated shared pixel output transistor. Each of the pixels has a photosensitive element whose output electrode is coupled to the sense electrode of the shared pixel output transistor and a gate electrode coupled to receive respective first and second pixel gating signals. This configuration reduces the number of FETs to two transistors for each pair of pixels, and also can achieve true correlated double sampling correction of FPN.
    Type: Application
    Filed: September 29, 2003
    Publication date: April 15, 2004
    Applicant: Silicon Video, Inc.
    Inventors: Jeffrey J. Zarnowski, Samuel D. Ambalayanar, Michael E. Joyner, Ketan V. Karia