Patents by Inventor Koo Hong Lee

Koo Hong Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9768102
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming a one-layer substrate with a symmetrical structure, the one-layer substrate having a redistribution pad and an insulation, the redistribution pad only at an insulation top side of the insulation; mounting an integrated circuit over the one-layer substrate; and forming an encapsulation over the integrated circuit.
    Type: Grant
    Filed: March 21, 2012
    Date of Patent: September 19, 2017
    Assignee: STATS ChipPAC Pte. Ltd.
    Inventors: Dong Ju Jeon, Koo Hong Lee, Sung Soo Kim
  • Publication number: 20150001741
    Abstract: A semiconductor device includes a first substrate. The first substrate may be a wafer-level interposer or a die-level interposer. A portion of the first substrate is removed to form a beveled edge. The beveled edge may be formed during singulation of the first substrate. A second substrate is disposed over the first substrate. The beveled edge is oriented towards the second substrate. A semiconductor die is disposed over the second substrate. The first and second substrates are disposed within a cavity of a mold. An encapsulant is deposited within the cavity over a first surface of the first substrate between the first and second substrates. The beveled edge reduces encapsulant flow onto a second surface of the first substrate opposite the first surface. The second surface of the first substrate remains free from the encapsulant. The first substrate is singulated before or after the encapsulant is deposited.
    Type: Application
    Filed: June 27, 2013
    Publication date: January 1, 2015
    Inventors: Koo Hong Lee, Tae Keun Lee
  • Patent number: 8710675
    Abstract: An integrated circuit package system includes a first integrated circuit die having die pads only adjacent a single edge of the first integrated circuit die, forming first bonding lands adjacent the single edge, connecting the die pads and the first bonding lands, and encapsulating the die pads and a portion of the first bonding lands to form a first package.
    Type: Grant
    Filed: February 21, 2007
    Date of Patent: April 29, 2014
    Assignee: Stats Chippac Ltd.
    Inventors: Young Cheol Kim, Koo Hong Lee
  • Publication number: 20130249078
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming a one-layer substrate with a symmetrical structure, the one-layer substrate having a redistribution pad and an insulation, the redistribution pad only at an insulation top side of the insulation; mounting an integrated circuit over the one-layer substrate; and forming an encapsulation over the integrated circuit.
    Type: Application
    Filed: March 21, 2012
    Publication date: September 26, 2013
    Inventors: Dong Ju Jeon, Koo Hong Lee, Sung Soo Kim
  • Patent number: 8481371
    Abstract: A method of manufacture of a thin package system with external terminals includes: providing a leadframe; providing a template for defining an external bond finger; forming external bond fingers in the template on the leadframe; forming land pad terminals by a first multi-layer plating; providing a die; attaching the die to the land pad terminals above the leadframe with an adhesive on the leadframe; covering an encapsulant over at least portions of the die and the external bond fingers; and removing the leadframe leaving a surface of the adhesive coplanar with a surface of the encapsulant.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: July 9, 2013
    Assignee: STATS Chippac Ltd.
    Inventors: Youngcheol Kim, Myung Kil Lee, Gwang Kim, Koo Hong Lee
  • Patent number: 8471374
    Abstract: An integrated circuit package system includes a first integrated circuit die having die pads only adjacent a single edge of the first integrated circuit die, forming first L-shaped leadfingers adjacent the single edge, connecting the die pads and the first L-shaped leadfingers, and encapsulating the die pads and portions of the first L-shaped leadfingers to form a first package.
    Type: Grant
    Filed: February 21, 2007
    Date of Patent: June 25, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Young Cheol Kim, Koo Hong Lee, Jae Hak Yee
  • Patent number: 8432026
    Abstract: A stackable multi-chip package system is provided including forming a first external interconnect having a first through hole and a second external interconnect having a second through hole, forming a first package subassembly having the first external interconnect and a first integrated circuit die, forming a second package subassembly having the second external interconnect and a second integrated circuit die, mounting the second package subassembly over the first package subassembly, and molding the first package subassembly and the second package subassembly.
    Type: Grant
    Filed: August 4, 2006
    Date of Patent: April 30, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Koo Hong Lee, Jae Hak Yee
  • Patent number: 8410594
    Abstract: An inter-stacking module system is provided by mounting an integrated circuit on a first substrate, the first substrate having a first bond pad, mounting an inter-stacking module substrate over the integrated circuit, forming an inter-stacking module bonding pad on the inter-stacking module substrate, and connecting bond wires between the inter-stacking module bonding pad and the first bond pad.
    Type: Grant
    Filed: January 11, 2006
    Date of Patent: April 2, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Kwang Soon Hwang, Youngcheol Kim, Hun Teak Lee, Koo Hong Lee
  • Patent number: 8125076
    Abstract: A semiconductor package system is provided including: providing a substrate having substrate wiring and a cavity provided therein with a heat sink foil closing off the cavity; attaching a semiconductor die in the cavity to the heat sink foil; and bonding the semiconductor die to the substrate wiring.
    Type: Grant
    Filed: November 10, 2005
    Date of Patent: February 28, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Gwang Kim, Koo Hong Lee
  • Patent number: 8067272
    Abstract: A stackable multi-chip package system is provided including forming an external interconnect having a base and a tip, connecting a first integrated circuit die and the base, stacking a second integrated circuit die over the first integrated circuit die in an active side to active side configuration, connecting the second integrated circuit die and the base, and molding the first integrated circuit die, the second integrated circuit die, and the external interconnect partially exposed.
    Type: Grant
    Filed: October 14, 2009
    Date of Patent: November 29, 2011
    Assignee: Stats Chippac Ltd.
    Inventors: Young Cheol Kim, Koo Hong Lee, Jae Hak Yee, Ii Kwon Shim
  • Patent number: 8026582
    Abstract: An integrated circuit package system comprising: providing a substrate; forming a base assembled package over the substrate; forming a top package over the base assemble package; and applying a top package stacking material for stand-off or insulation to the base assembled package and the top package.
    Type: Grant
    Filed: February 4, 2008
    Date of Patent: September 27, 2011
    Assignee: Stats Chippac Ltd.
    Inventors: Myung Kil Lee, Jae Chang Kim, Byung Ok Kim, legal representative, Koo Hong Lee
  • Publication number: 20110215456
    Abstract: A method of manufacture of a thin package system with external terminals includes: providing a leadframe; providing a template for defining an external bond finger; forming external bond fingers in the template on the leadframe; forming land pad terminals by a first multi-layer plating; providing a die; attaching the die to the land pad terminals above the leadframe with an adhesive on the leadframe; covering an encapsulant over at least portions of the die and the external bond fingers; and removing the leadframe leaving a surface of the adhesive coplanar with a surface of the encapsulant.
    Type: Application
    Filed: May 20, 2011
    Publication date: September 8, 2011
    Inventors: Youngcheol Kim, Myung Kil Lee, Gwang Kim, Koo Hong Lee
  • Patent number: 8012867
    Abstract: A wafer level chip scale package system is provided including placing a first integrated circuit over a semiconductor wafer having a second integrated circuit; connecting a second electrical interconnect between the first integrated circuit and the second integrated circuit; forming a stress relieving encapsulant on the outer perimeter of the second integrated circuit for covering the second electrical interconnect; and singulating a chip scale package, from the semiconductor wafer, through the stress relieving encapsulant and the semiconductor wafer.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: September 6, 2011
    Assignee: Stats Chippac Ltd
    Inventors: Koo Hong Lee, Il Kwon Shim, Young Cheol Kim, Bongsuk Choi
  • Patent number: 7947535
    Abstract: A thin package system with external terminals and a leadframe is provided. An external bond finger defining template is provided and used to form external bond fingers on the leadframe. A die is provided and attached to the leadframe. At least portions of the die and the external bond fingers are encapsulated, and the leadframe is removed.
    Type: Grant
    Filed: October 22, 2005
    Date of Patent: May 24, 2011
    Assignee: STATS ChipPAC Ltd.
    Inventors: Youngcheol Kim, Myung Kil Lee, Gwang Kim, Koo Hong Lee
  • Patent number: 7915724
    Abstract: An integrated circuit packaging system including: forming a base structure, having an opening; mounting a base structure device in the opening; attaching an integrated circuit device over the base structure device; and molding an encapsulant on the base structure, the base structure device, and the integrated circuit device.
    Type: Grant
    Filed: September 28, 2007
    Date of Patent: March 29, 2011
    Assignee: Stats Chippac Ltd.
    Inventors: Jong-Woo Ha, Koo Hong Lee, Soo Won Lee, JuHyun Park, Zigmund Ramirez Camacho, Jeffrey D. Punzalan, Lionel Chien Hui Tay, Jairus Legaspi Pisigan
  • Patent number: 7915738
    Abstract: A stackable multi-chip package system is provided including forming an external interconnect, having a base and a tip, and a paddle; mounting a first integrated circuit die over the paddle; stacking a second integrated circuit die over the first integrated circuit die in a active side to active side configuration; connecting the first integrated circuit die and the base; connecting the second integrated circuit die and the base; and molding the first integrated circuit die, the second integrated circuit die, the paddle, and the external interconnect with the external interconnect partially exposed.
    Type: Grant
    Filed: November 9, 2009
    Date of Patent: March 29, 2011
    Assignee: Stats Chippac Ltd.
    Inventors: Young Cheol Kim, Koo Hong Lee, Jae Hak Yee
  • Patent number: 7736950
    Abstract: Methods for forming flip chip interconnection, in which the bump interconnect is defined at least in part by an underfill. The underfill includes a material that is thermally cured; that is, raising the temperature of the underfill material can result in progressive curing of the underfill through stages including a gel stage and a fully cured stage. According to the invention, during at least an early stage in the process the semiconductor chip is carried by a thermode, which is employed to control the temperature of the assembly in a specified way. Also, flip chip interconnections and flip chip packages made according to the methods of invention.
    Type: Grant
    Filed: May 15, 2006
    Date of Patent: June 15, 2010
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Rajendra D. Pendse, Marcos Karnezos, Kyung-Moon Kim, Koo Hong Lee, Moon Hee Lee, Orion Starr
  • Patent number: 7683467
    Abstract: An integrated circuit package system that includes: providing an electrical interconnect system including a support structure and a lead-finger system; stacking a first device over the support structure; stacking a second device over the first device; connecting the first device and the second device to the lead-finger system; stacking a dummy device over the second device; and exposing a support structure bottom side and a dummy device top side for thermal dissipation.
    Type: Grant
    Filed: December 7, 2006
    Date of Patent: March 23, 2010
    Assignee: Stats Chippac Ltd.
    Inventors: Byoung Wook Jang, Young Cheol Kim, Koo Hong Lee
  • Publication number: 20100052117
    Abstract: A stackable multi-chip package system is provided including forming an external interconnect, having a base and a tip, and a paddle; mounting a first integrated circuit die over the paddle; stacking a second integrated circuit die over the first integrated circuit die in a active side to active side configuration; connecting the first integrated circuit die and the base; connecting the second integrated circuit die and the base; and molding the first integrated circuit die, the second integrated circuit die, the paddle, and the external interconnect with the external interconnect partially exposed.
    Type: Application
    Filed: November 9, 2009
    Publication date: March 4, 2010
    Inventors: Young Cheol Kim, Koo Hong Lee, Jae Hak Yee
  • Publication number: 20100038768
    Abstract: A stackable multi-chip package system is provided including forming an external interconnect having a base and a tip, connecting a first integrated circuit die and the base, stacking a second integrated circuit die over the first integrated circuit die in an active side to active side configuration, connecting the second integrated circuit die and the base, and molding the first integrated circuit die, the second integrated circuit die, and the external interconnect partially exposed.
    Type: Application
    Filed: October 14, 2009
    Publication date: February 18, 2010
    Inventors: Young Cheol Kim, Koo Hong Lee, Jae Hak Yee, Il Kwon Shim