Patents by Inventor Kouichiro Adachi

Kouichiro Adachi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090073158
    Abstract: A memory element having a large memory window and a high reliability is provided at low cost by performing high speed write and erase operations at a relatively low voltage and suppressing rewrite degradation. A memory element includes a semiconductor layer arranged on an insulating substrate, a first diffusion layer region and a second diffusion layer region having a conductivity type of P-type, a charge accumulating film for covering a channel region between the first diffusion layer region and the second diffusion layer region and being injected with charges from the channel region, and a gate electrode positioned on a side opposite to the channel region with the charge accumulating film in between.
    Type: Application
    Filed: September 17, 2008
    Publication date: March 19, 2009
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Kotaro Kataoka, Hiroshi Iwata, Yoshiji Ohta, Kenji Kimoto, Kenji Komiya, Kouichiro Adachi, Akihide Shibata, Masatomi Harada
  • Patent number: 7176526
    Abstract: A semiconductor device 1910 comprises a semiconductor substrate 100 including an isolation region 101 and an active region 102, a gate electrode 104 provided on the active region 102 via a gate insulating film 103, part of a side of the gate electrode 104 being covered with a gate electrode side wall insulating film 105, and a source region 106 and a drain region 106 provided on opposite sides of the gate electrode 104 via the gate electrode side wall insulating film 105. At least one of the source region 106 and the drain region 106 has a second surface for contacting a contact conductor. The second surface is tilted with respect to a first surface A–A?. An angle between the second surface and a surface of the isolation region is 80 degrees or less.
    Type: Grant
    Filed: July 27, 2004
    Date of Patent: February 13, 2007
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Akihide Shibata, Seizo Kakimoto, Kouichiro Adachi, Masayuki Nakano
  • Publication number: 20040262650
    Abstract: A semiconductor device 1910 comprises a semiconductor substrate 100 including an isolation region 101 and an active region 102, a gate electrode 104 provided on the active region 102 via a gate insulating film 103, part of a side of the gate electrode 104 being covered with a gate electrode side wall insulating film 105, and a source region 106 and a drain region 106 provided on opposite sides of the gate electrode 104 via the gate electrode side wall insulating film 105. At least one of the source region 106 and the drain region 106 has a second surface for contacting a contact conductor. The second surface is tilted with respect to a first surface A-A′. An angle between the second surface and a surface of the isolation region is 80 degrees or less.
    Type: Application
    Filed: July 27, 2004
    Publication date: December 30, 2004
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Akihide Shibata, Seizo Kakimoto, Kouichiro Adachi, Masayuki Nakano
  • Patent number: 6825528
    Abstract: A semiconductor device 1910 comprises a semiconductor substrate 100 including an isolation region 101 and an active region 102, a gate electrode 104 provided on the active region 102 via a gate insulating film 103, part of a side of the gate electrode 104 being covered with a gate electrode side wall insulating film 105, and a source region 106 and a drain region 106 provided on opposite sides of the gate electrode 104 via the gate electrode side wall insulating film 105. At least one of the source region 106 and the drain region 106 has a second surface for contacting a contact conductor. The second surface is tilted with respect to a first surface A-A′. An angle between the second surface and a surface of the isolation region is 80 degrees or less.
    Type: Grant
    Filed: August 12, 2002
    Date of Patent: November 30, 2004
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Akihide Shibata, Seizo Kakimoto, Kouichiro Adachi, Masayuki Nakano
  • Patent number: 6682966
    Abstract: A semiconductor device according to the present invention includes a semiconductor substrate; device isolation regions provided in the semiconductor substrate; a first conductivity type semiconductor layer provided between the device isolation regions; a gate insulating layer provided on an active region of the first conductivity type semiconductor layer; a gate electrode provided on the gate insulating layer; gate electrode side wall insulating layers provided on side walls of the gate electrode; and second conductivity type semiconductor layers provided adjacent to the gate electrode side wall insulating layers so as to cover a portion of the corresponding device isolation region, the second conductivity type semiconductor layers acting as a source region and/or a drain region. The gate electrode and the first conductivity type semiconductor layer are electrically connected to each other.
    Type: Grant
    Filed: June 17, 2002
    Date of Patent: January 27, 2004
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Patent number: 6656799
    Abstract: A semiconductor device having a device separation region and an active region includes a gate oxide film, a source/drain region, and an electrode which is electrically coupled to the source/drain region. The active region is in contact with the gate oxide film at a first face, a portion of the source/drain regions being located above the first face. The electrode is in contact with the source/drain region at a second face, the second face constituting an angle with respect to the first face.
    Type: Grant
    Filed: December 19, 2002
    Date of Patent: December 2, 2003
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Publication number: 20030107079
    Abstract: A semiconductor device having a device separation region and an active region includes a gate oxide film, a source/drain region, and an electrode which is electrically coupled to the source/drain region. The active region is in contact with the gate oxide film at a first face, a portion of the source/drain regions being located above the first face. The electrode is in contact with the source/drain region at a second face, the second face constituting an angle with respect to the first face.
    Type: Application
    Filed: December 19, 2002
    Publication date: June 12, 2003
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Publication number: 20030089932
    Abstract: A semiconductor device 1910 comprises a semiconductor substrate 100 including an isolation region 101 and an active region 102, a gate electrode 104 provided on the active region 102 via a gate insulating film 103, part of a side of the gate electrode 104 being covered with a gate electrode side wall insulating film 105, and a source region 106 and a drain region 106 provided on opposite sides of the gate electrode 104 via the gate electrode side wall insulating film 105. At least one of the source region 106 and the drain region 106 has a second surface for contacting a contact conductor. The second surface is tilted with respect to a first surface A-A′. An angle between the second surface and a surface of the isolation region is 80 degrees or less.
    Type: Application
    Filed: August 12, 2002
    Publication date: May 15, 2003
    Inventors: Hiroshi Iwata, Akihide Shibata, Seizo Kakimoto, Kouichiro Adachi, Masayuki Nakano
  • Patent number: 6515340
    Abstract: A semiconductor device having a device separation region and an active region includes a gate oxide film, a source/drain region, and an electrode which is electrically coupled to the source/drain region. The active region is in contact with the gate oxide film at a first face, a portion of the source/drain regions being located above the first face. The electrode is in contact with the source/drain region at a second face, the second face constituting an angle with respect to the first face.
    Type: Grant
    Filed: July 31, 2001
    Date of Patent: February 4, 2003
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Publication number: 20020175374
    Abstract: A semiconductor device according to the present invention includes a semiconductor substrate; device isolation regions provided in the semiconductor substrate; a first conductivity type semiconductor layer provided between the device isolation regions; a gate insulating layer provided on an active region of the first conductivity type semiconductor layer; a gate electrode provided on the gate insulating layer; gate electrode side wall insulating layers provided on side walls of the gate electrode; and second conductivity type semiconductor layers provided adjacent to the gate electrode side wall insulating layers so as to cover a portion of the corresponding device isolation region, the second conductivity type semiconductor layers acting as a source region and/or a drain region. The gate electrode and the first conductivity type semiconductor layer are electrically connected to each other.
    Type: Application
    Filed: June 17, 2002
    Publication date: November 28, 2002
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Patent number: 6426532
    Abstract: A semiconductor device according to the present invention includes a semiconductor substrate; device isolation regions provided in the semiconductor substrate; a first conductivity type semiconductor layer provided between the device isolation regions; a gate insulating layer provided on an active region of the first conductivity type semiconductor layer; a gate electrode provided on the gate insulating layer; gate electrode side wall insulating layers provided on side walls of the gate electrode; and second conductivity type semiconductor layers provided adjacent to the gate electrode side wall insulating layers so as to cover a portion of the corresponding device isolation region, the second conductivity type semiconductor layers acting as a source region and/or a drain region. The gate electrode and the first conductivity type semiconductor layer are electrically connected to each other.
    Type: Grant
    Filed: April 19, 2001
    Date of Patent: July 30, 2002
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Publication number: 20020027255
    Abstract: A semiconductor device having a device separation region and an active region includes a gate oxide film, a source/drain region, and an electrode which is electrically coupled to the source/drain region. The active region is in contact with the gate oxide film at a first face, a portion of the source/drain regions being located above the first face. The electrode is in contact with the source/drain region at a second face, the second face constituting an angle with respect to the first face.
    Type: Application
    Filed: July 31, 2001
    Publication date: March 7, 2002
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Patent number: 6291861
    Abstract: A semiconductor device having a device separation region and an active region includes a gate oxide film, a source/drain region, and an electrode which is electrically coupled to the source/drain region. The active region is in contact with the gate oxide film at a first face, a portion of the source/drain regions being located above the first face. The electrode is in contact with the source/drain region at a second face, the second face constituting an angle with respect to the first face.
    Type: Grant
    Filed: June 30, 1999
    Date of Patent: September 18, 2001
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroshi Iwata, Seizo Kakimoto, Masayuki Nakano, Kouichiro Adachi
  • Patent number: 6074568
    Abstract: A method for diagnosing a function of plasma etching apparatuses and a method for estimating selectivity in an actual etching process in fabrication of semiconductor devices involves generating plasma of a gas mixture including halogen and oxygen in a predetermined condition. An intensity of one of first emissions from the plasma at a first wavelength and an intensity of one of second emissions from the plasma at a second wavelength is measured A ratio of the intensity of the one of first emissions to that of the one of second emissions is obtained. The obtained emission intensity ratio is compared with an emission intensity ratio which is previously measured for a plasma condition when the plasma etching apparatus operates normally.
    Type: Grant
    Filed: January 5, 1998
    Date of Patent: June 13, 2000
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Kouichiro Adachi, Satoshi Morishita, Kazuo Sugimoto
  • Patent number: 5733820
    Abstract: Silicon material layers formed on an oxide underlayer are attached using a plasma including a gas mixture of a halogen and oxygen. Intensities of first emissions from the plasma at a first wavelength and second emissions from the plasma at a second wavelength are measured. A ratio of the first emissions intensity to the second emissions intensity is determined. The selectivity of silicon layers to oxide underlayers is measured for various conditions of the plasma under which the emissions intensity ratio is obtained. A correlation between the emissions intensity ratio and the selectivity is then established for various etching parameters. A plasma condition to obtain a desired selectivity may then be appropriately set using the established correlation.
    Type: Grant
    Filed: April 24, 1996
    Date of Patent: March 31, 1998
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Kouichiro Adachi, Satoshi Morishita, Kazuo Sugimoto