Patents by Inventor Krishna M. Yellamilli

Krishna M. Yellamilli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5189319
    Abstract: A data latch/buffer cell for driving a data bus line conditionally precharges the line only during cycles prior those in which data is actually sampled. An input gate selectively enables a data input signal for application to a latching circuit. Prior to application of the data input, a conditional precharge signal is applied to the latch circuit to clear the previously latched data. A latch circuit is coupled to the gate of a pull-down transistor which drives the data bus. The conditional precharge signal is also coupled to the gate of a complementary pull-up transistor to precharge the bus line. Application of the conditional precharge signal to the gate of the pull-up transistor is delayed relative to turning off the pull-down transistor to preclude a rush through current in the driver.
    Type: Grant
    Filed: October 10, 1991
    Date of Patent: February 23, 1993
    Assignee: Intel Corporation
    Inventors: Wingcho Fung, Krishna M. Yellamilli
  • Patent number: 5148052
    Abstract: A data latching circuit includes a standard clock qualified transparent latch cell which receives an input data signal and an enable signal. The input data signal is also asserted at the input of a first transistor gate circuit which is controlled by the enable signal. The output of the transparent latch is asserted at the input of a second transistor gate circuit which is controlled by an inverted enable signal. The outputs of the two transistor gate circuits, only one of which is active at any time, are combined and buffered for output.
    Type: Grant
    Filed: October 10, 1991
    Date of Patent: September 15, 1992
    Assignee: Intel Corporation
    Inventor: Krishna M. Yellamilli