Patents by Inventor Kwan Ju Koh

Kwan Ju Koh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7501340
    Abstract: The present disclosure improves characteristics and reliability of a device by preventing seams within a copper layer, wherein seams are created when forming a copper line by a damascene process. Such seams created within a first and a second copper layer are prevented by a process in which the first copper layer and the second copper layer are deposited at constant speeds when the first copper layer is firstly formed only in a via hole by leaving a first copper seed layer only in the via hole, and then the second copper layer is formed in a trench by forming a second copper seed layer in the trench.
    Type: Grant
    Filed: December 23, 2005
    Date of Patent: March 10, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7485574
    Abstract: Methods of forming a metal line in a semiconductor device. A method includes: depositing a first etch stop layer, an interlayer insulating layer, a second etch stop layer, and a line insulating layer on a semiconductor substrate; forming a contact hole pattern on the line insulating layer; forming a contact hole by etching an exposed portion of the interlayer insulating layer using the contact hole pattern as a mask; forming a trench pattern on the line insulating layer; forming a trench by etching an exposed portion of the line insulating layer using the trench pattern as a mask; removing exposed portions of the first etch stop layer and the second etch stop layer after forming the contact hole and the trench; forming a first metal thin film within the contact hole; and forming a second metal thin film on the first metal thin film.
    Type: Grant
    Filed: October 25, 2005
    Date of Patent: February 3, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7446377
    Abstract: Transistors and manufacturing methods thereof are disclosed. An example transistor includes a semiconductor substrate divided into device isolation regions and a device active region. The example transistor includes a gate insulating film formed in the active region of the semiconductor substrate, a gate formed on the gate insulating film, a channel region formed in the semiconductor substrate and overlapping the gate, and LDD regions formed in the semiconductor substrate and at both sides of the gate, centering the gate. In addition, the example transistor includes source and drain regions formed under the LDD regions, offset regions formed in the semiconductor substrate and between the channel region and LDD regions, and gate spacers formed at both sidewalls of the gate.
    Type: Grant
    Filed: March 1, 2007
    Date of Patent: November 4, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7427528
    Abstract: A CMOS image sensor and a method for fabricating the same in which color balance is enhanced by forming photodiodes to have a depth varied according to the wavelength of incident light to be received through a color filter layer. The predetermined depth varies, from shallow to deep, as the wavelength of the band of incident light increases, such that the predetermined depth is shallowest for the shortest wavelength, e.g., blue light, of the bands of incident light and is deepest for the longest wavelength, e.g., red, of the bands of incident light.
    Type: Grant
    Filed: December 14, 2005
    Date of Patent: September 23, 2008
    Assignee: Dongbuanam Semiconductor, Inc.
    Inventor: Kwan Ju Koh
  • Publication number: 20080224201
    Abstract: Flash memory devices and methods of fabricating the same are disclosed. A disclosed method comprises doping at least one active region of a substrate, and forming an etching mask layer on the active region. The etching mask layer defines an opening exposing a portion of the active region. The disclosed method further comprises forming an etching groove in the active region. The etching groove separates a source region and a drain region. The disclosed method also comprises growing an epitaxial layer within the etching groove; forming a gate insulating layer on the epitaxial layer; depositing a first polysilicon layer on inner sidewalls of the opening and on the gate insulating layer; forming a dielectric layer on the first polysilicon layer; and depositing a second polysilicon layer on the dielectric layer.
    Type: Application
    Filed: March 21, 2008
    Publication date: September 18, 2008
    Inventor: KWAN JU KOH
  • Patent number: 7368345
    Abstract: Flash memory devices and methods of fabricating the same are disclosed. A disclosed method comprises doping at least one active region of a substrate, and forming an etching mask layer on the active region. The etching mask layer defines an opening exposing a portion of the active region. The disclosed method further comprises forming an etching groove in the active region. The etching groove separates a source region and a drain region. The disclosed method also comprises growing an epitaxial layer within the etching groove; forming a gate insulating layer on the epitaxial layer; depositing a first polysilicon layer on inner sidewalls of the opening and on the gate insulating layer; forming a dielectric layer on the first polysilicon layer; and depositing a second polysilicon layer on the dielectric layer.
    Type: Grant
    Filed: October 6, 2004
    Date of Patent: May 6, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan Ju Koh
  • Patent number: 7351631
    Abstract: The present disclosure relates to a flash memory including a common source line having a predetermined width formed on a semiconductor substrate, a common source in the semiconductor substrate below the common source line, and a couple of floating gates having a predetermined width formed on both outer side walls of the common source line. The flash memory may also include a couple of tunneling oxide layers formed between the floating gate and the common source line, and between the floating gate and the semiconductor substrate, a couple of dielectric layers formed on each of the couple of floating gates, and a couple of control gates formed on each of the couple of dielectric layers. Further, the flash memory may include a couple of drains formed in the semiconductor substrate by injecting impurity ions in using the control gate and the common source line as a mask.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: April 1, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7244679
    Abstract: Techiques for forming a silicon quantum dot, which can be applied to the formation of a semiconductor memory device, are disclosed. The techniques may include depositing a first dielectric layer on a semiconductor substrate, depositing a polysilicon layer on the first dielectric layer, forming a plurality of metal clusters on the polysilicon layer in regular distance, and etching the polysilicon layer using the plurality of metal clusters as a mask. As disclosed herein, it is possible to form the silicon quantum dots having the fineness and uniformity characteristic together with the single crystalline level characteristic.
    Type: Grant
    Filed: August 10, 2004
    Date of Patent: July 17, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Publication number: 20070152270
    Abstract: Transistors and manufacturing methods thereof are disclosed. An example transistor includes a semiconductor substrate divided into device isolation regions and a device active region. The example transistor includes a gate insulating film formed in the active region of the semiconductor substrate, a gate formed on the gate insulating film, a channel region formed in the semiconductor substrate and overlapping the gate, and LDD regions formed in the semiconductor substrate and at both sides of the gate, centering the gate. In addition, the example transistor includes source and drain regions formed under the LDD regions, offset regions formed in the semiconductor substrate and between the channel region and LDD regions, and gate spacers formed at both sidewalls of the gate.
    Type: Application
    Filed: March 1, 2007
    Publication date: July 5, 2007
    Inventor: Kwan-Ju Koh
  • Publication number: 20070111445
    Abstract: The present disclosure relates to a flash memory including a common source line having a predetermined width formed on a semiconductor substrate, a common source in the semiconductor substrate below the common source line, and a couple of floating gates having a predetermined width formed on both outer side walls of the common source line. The flash memory may also include a couple of tunneling oxide layers formed between the floating gate and the common source line, and between the floating gate and the semiconductor substrate, a couple of dielectric layers formed on each of the couple of floating gates, and a couple of control gates formed on each of the couple of dielectric layers. Further, the flash memory may include a couple of drains formed in the semiconductor substrate by injecting impurity ions in using the control gate and the common source line as a mask.
    Type: Application
    Filed: January 3, 2007
    Publication date: May 17, 2007
    Inventor: Kwan-Ju Koh
  • Patent number: 7217620
    Abstract: The disclosure provides methods of forming a silicon quantum dots for application in a semiconductor memory device. One example method includes sequentially forming a pad oxide film and a sacrificial insulation film on a silicon substrate; forming a wall layer by selectively etching the sacrificial insulation film; forming a spacer at the side wall of the wall layer; etching the silicon substrate as much as a predetermined thickness using the spacer as a mask, thereby forming a silicon pattern; forming a barrier film for burying the upper surface and the side surface of the silicon pattern; applying isotropic etching to the substrate using the barrier film as a mask; and oxidizing the isotropic etched substrate with thermal treatment.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: May 15, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7217602
    Abstract: A semiconductor device employing a PD-SOI substrate and a method of manufacturing the same are capable of minimizing a floating body effect. The semiconductor device employs a silicon layer over a buried insulating layer on a silicon wafer, isolating layers in the silicon layer in contact with the buried insulating layer, a body layer of a first conductivity type in the silicon layer between the isolating layers and having a trench, a gate insulating layer and a gate electrode in the trench of the body layer, a spacer on the sidewall of the gate electrode, LDD regions of a second conductivity type in the body layer on both sides of the gate electrode in contact with the buried insulating layer under the trench, and source and drain regions of the second conductivity type the body layer on both sides of the spacer in contact with the buried insulating layer.
    Type: Grant
    Filed: July 15, 2004
    Date of Patent: May 15, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7208384
    Abstract: Transistors and manufacturing methods thereof are disclosed. An example transistor includes a semiconductor substrate divided into device isolation regions and a device active region. The example transistor includes a gate insulating film formed in the active region of the semiconductor substrate, a gate formed on the gate insulating film, a channel region formed in the semiconductor substrate and overlapping the gate, and LDD regions formed in the semiconductor substrate and at both sides of the gate, centering the gate. In addition, the example transistor includes source and drain regions formed under the LDD regions, offset regions formed in the semiconductor substrate and between the channel region and LDD regions, and gate spacers formed at both sidewalls of the gate.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: April 24, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7192837
    Abstract: Example methods of manufacturing MOSFET devices are disclosed. One example method may include an oxidation, an etching, an ion implanting for a threshold voltage control to form an elevated source/drain region and thereby implements an ultra shallow junction.
    Type: Grant
    Filed: January 26, 2004
    Date of Patent: March 20, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan Ju Koh
  • Patent number: 7176517
    Abstract: The present disclosure relates to a flash memory including a common source line having a predetermined width formed on a semiconductor substrate, a common source in the semiconductor substrate below the common source line, and a couple of floating gates having a predetermined width formed on both outer side walls of the common source line. The flash memory may also include a couple of tunneling oxide layers formed between the floating gate and the common source line, and between the floating gate and the semiconductor substrate, a couple of dielectric layers formed on each of the couple of floating gates, and a couple of control gates formed on each of the couple of dielectric layers. Further, the flash memory may include a couple of drains formed in the semiconductor substrate by injecting impurity ions in using the control gate and the common source line as a mask.
    Type: Grant
    Filed: August 11, 2004
    Date of Patent: February 13, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7145192
    Abstract: An object of the present invention is to provide a MOS transistor of a new structure and a method of manufacturing the same that is capable of easily fabricating a high integration density device by overcoming photolithography limitations. The object of the present invention is accomplished by a MOS transistor, including a semiconductor substrate having a projection in which the width of an upper portion thereof is larger than that of a lower portion thereof; an isolating layer formed in the middle of substrate of the projection; first and second drain regions formed within the surface of the substrate of the projection; first and second source regions formed within the surface of the substrate on both sides of the projection; a gate insulating layer formed on the entire surface of the substrate; and first and second gates formed on the gate insulating layer on both sides of the substrate of the projection.
    Type: Grant
    Filed: January 13, 2005
    Date of Patent: December 5, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7135374
    Abstract: A method of forming a MOS transistor is disclosed. An example method forms an insulating film and a first silicon layer on a semiconductor substrate in order. The example method forms an impurity region by injecting impurity ions into a predetermined region of the first silicon layer, forms a common source line by forming a second silicon layer on the impurity region, and then injecting impurity ions into the second silicon layer. The example method also forms a gate oxide over whole surfaces of the first silicon layer and the common source line, forms side walls made of insulating film on the gate oxide film positioned at sides of the common source line, forms drain regions by injecting impurity ions into the first silicon layer being positioned at a predetermined distance from the common source line, and forms gate electrodes on sides of the side walls.
    Type: Grant
    Filed: December 26, 2003
    Date of Patent: November 14, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7132719
    Abstract: As disclosed herein, a semiconductor device includes a gate and a silicon substrate having a field region and an active region. A gate dielectric layer formed on the upper surface of the active region of the silicon substrate and on a gate dielectric layer. The gate may include first and second sidewall dielectric layers sequentially formed on sidewalls of the gate, epitaxial silicon layers formed at both sides of the gate on the silicon substrate, first LDD regions formed in the silicon substrate below the second sidewall dielectric layers, second LDD regions formed at one sides of the first LDD regions below the epitaxial silicon layers, source/drain regions formed under the second LDD regions, and silicide layers formed on the gate and the source/drain regions.
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: November 7, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7105435
    Abstract: Methods for forming a contact hole in a semiconductor device are disclosed. A disclosed method is capable of preventing voids from being formed in a contact hole or a via hole. In particular, when a metal insulation film or an interlayer insulation film is selectively etched to form a contact hole or a via hole, a top edge of the contact hole or the via hole is rounded by using a plasma having spiral movement.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: September 12, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh
  • Patent number: 7095086
    Abstract: Semiconductor devices and methods of manufacturing the same are provided. A disclosed semiconductor device includes: a semiconductor substrate; a gate insulating layer on the active region of the semiconductor substrate; a gate on the gate insulating layer; LDD regions on opposite sides of the gate insulating layer and located in the semiconductor substrate; source/drain regions on the LDD regions; and silicide layers on the surfaces of the gate and the source/drain regions. The source/drain regions are formed by doping impurities in a silicon layer grown by a selective epitaxy.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: August 22, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Kwan-Ju Koh