Patents by Inventor Lawrence S. Uzelac

Lawrence S. Uzelac has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7406609
    Abstract: Leakage current in semiconductor logic can be minimized using the present systems and techniques. For example, a CMOS circuit for low leakage battery operation can connect a real time clock to the power supply when available or to a low leakage source when the power supply is not available.
    Type: Grant
    Filed: September 8, 2005
    Date of Patent: July 29, 2008
    Assignee: Intel Corporation
    Inventors: Lawrence S. Uzelac, Andrew M. Volk
  • Patent number: 6957354
    Abstract: A CMOS circuit for low leakage battery operation connects the real time clock to the power supply when available or to a low leakage source when the power supply is not available.
    Type: Grant
    Filed: July 22, 2003
    Date of Patent: October 18, 2005
    Assignee: Intel Corporation
    Inventors: Lawrence S. Uzelac, Andrew M. Volk
  • Patent number: 6834355
    Abstract: The invention provides, in an embodiment, a structure, method and means for generating clock phases, synchronized to the system clock, that to first order are independent of process parameters including drive current, parasitic resistance and parasitic capacitance. In one aspect, an apparatus is provided to generate an output phase at a predetermined time relative to an input clock signal and dependent on a logic phase width of the input clock signal. In another aspect, the apparatus includes similar circuit components with unequal units, the predetermined time is further dependent on the units ratio of the similar circuit components. In another aspect, the apparatus is cascaded with at least one reproduction of the apparatus, and configured to provide a multiple of the input clock signal. In another aspect, the apparatus is coupled in parallel with at least one reproduction of the apparatus, and configured to provide at least two output phases generated in parallel during the input clock signal.
    Type: Grant
    Filed: December 15, 2000
    Date of Patent: December 21, 2004
    Assignee: Intel Corporation
    Inventor: Lawrence S. Uzelac
  • Publication number: 20040054940
    Abstract: A CMOS circuit for low leakage battery operation connects the real time clock to the power supply when available or to a low leakage source when the power supply is not available.
    Type: Application
    Filed: July 22, 2003
    Publication date: March 18, 2004
    Applicant: Intel Corporation, a California corporation
    Inventors: Lawrence S. Uzelac, Andrew M. Volk
  • Patent number: 6650170
    Abstract: According to some embodiments, a drive circuit provides an output resistance substantially stable despite variations in operating temperature.
    Type: Grant
    Filed: September 27, 2002
    Date of Patent: November 18, 2003
    Assignee: Intel Corporation
    Inventor: Lawrence S. Uzelac
  • Patent number: 6617874
    Abstract: A power-up reference circuit and related method that generates a reference voltage in response to the circuit being powered up. The circuit includes a power-up sensing circuit that generates a set signal, a latch to generate and sustain the reference voltage in response to the set signal, and a reset key decoder to receive an N-bit key and in response thereto generate a reset signal that causes the latch to reset. Upon the circuit being powered up, the power-up sensing circuit generates the set signal which sets the latch to generate the reference voltage. The reference voltage can be used by other circuits to initialize their operating conditions. Once the reference voltage has been used, the N-bit key is generated which causes the decoder to generate the reset signal, which in turn, causes the latch to reset. When the latch is reset, the power-up reference circuit consumes substantially no power.
    Type: Grant
    Filed: January 2, 2002
    Date of Patent: September 9, 2003
    Assignee: Intel Corporation
    Inventor: Lawrence S. Uzelac
  • Patent number: 6611918
    Abstract: A CMOS circuit for low leakage battery operation connects the real time clock to the power supply when available or to a low leakage source when the power supply is not available.
    Type: Grant
    Filed: December 21, 1999
    Date of Patent: August 26, 2003
    Assignee: Intel Corporation
    Inventor: Lawrence S. Uzelac
  • Publication number: 20030122579
    Abstract: A power-up reference circuit and related method that generates a reference voltage in response to the circuit being powered up. The circuit includes a power-up sensing circuit that generates a set signal, a latch to generate and sustain the reference voltage in response to the set signal, and a reset key decoder to receive an N-bit key and in response thereto generate a reset signal that causes the latch to reset. Upon the circuit being powered up, the power-up sensing circuit generates the set signal which sets the latch to generate the reference voltage. The reference voltage can be used by other circuits to initialize their operating conditions. Once the reference voltage has been used, the N-bit key is generated which causes the decoder to generate the reset signal, which in turn, causes the latch to reset. When the latch is reset, the power-up reference circuit consumes substantially no power.
    Type: Application
    Filed: January 2, 2002
    Publication date: July 3, 2003
    Inventor: Lawrence S. Uzelac
  • Publication number: 20020112194
    Abstract: The invention provides, in an embodiment, a structure, method and means for generating clock phases, synchronized to the system clock, that to first order are independent of process parameters including drive current, parasitic resistance and parasitic capacitance. In one aspect, an apparatus is provided to generate an output phase at a predetermined time relative to an input clock signal and dependent on a logic phase width of the input clock signal. In another aspect, the apparatus includes similar circuit components with unequal units, the predetermined time is further dependent on the units ratio of the similar circuit components. In another aspect, the apparatus is cascaded with at least one reproduction of the apparatus, and configured to provide a multiple of the input clock signal. In another aspect, the apparatus is coupled in parallel with at least one reproduction of the apparatus, and configured to provide at least two output phases generated in parallel during the input clock signal.
    Type: Application
    Filed: December 15, 2000
    Publication date: August 15, 2002
    Inventor: Lawrence S. Uzelac