Patents by Inventor Louis J. Nervegna

Louis J. Nervegna has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8020010
    Abstract: A memory power controller comprises a clock generation circuitry for generating a first clock signal and a second clock signal responsive to a source clock and a determination that the source clock has a period greater than a predetermined value. The first clock is generated responsive to a determination that the source clock has a period greater than the predetermined value and the second clock is generated responsive to the determination that the source clock has a period less than the predetermined value. Memory time-out circuitry generates a memory enable/disable signal to control operation of an associated memory responsive to the clock signal and the determination that the source clock has a period greater than the predetermined value. The memory time-out circuitry further synchronizes the memory enable/disable signal with the source clock.
    Type: Grant
    Filed: June 24, 2008
    Date of Patent: September 13, 2011
    Assignee: Silicon Laboratories Inc.
    Inventors: Douglas F. Pastorello, Patrick De Bakker, Louis J. Nervegna
  • Patent number: 7649425
    Abstract: A free running clock circuit includes a switching circuit for switching between first and second logic states at a predetermined frequency based upon a trip voltage. The switching circuit has an inherent temperature profile associated therewith. A voltage divider circuit outputs a defined trip voltage that is compensated over the temperature to offset the temperature profile of said switching circuit to provide an overall temperature compensated operation for the free running clock circuit. The voltage divider circuit has a top programmable resistor array connected in series with at least two programmable resistor arrays between two supply terminals of differing voltages.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: January 19, 2010
    Assignee: Silicon Laboratories Inc.
    Inventor: Louis J. Nervegna
  • Publication number: 20090319814
    Abstract: A memory power controller comprises a clock generation circuitry for generating a first clock signal and a second clock signal responsive to a source clock and a determination that the source clock has a period greater than a predetermined value. The first clock is generated responsive to a determination that the source clock has a period greater than the predetermined value and the second clock is generated responsive to the determination that the source clock has a period less than the predetermined value. Memory time-out circuitry generates a memory enable/disable signal to control operation of an associated memory responsive to the clock signal and the determination that the source clock has a period greater than the predetermined value. The memory time-out circuitry further synchronizes the memory enable/disable signal with the source clock.
    Type: Application
    Filed: June 24, 2008
    Publication date: December 24, 2009
    Applicant: SILICON LABORATORIES INC.
    Inventors: DOUGLAS F. PASTORELLO, PATRICK DE BAKKER, LOUIS J. NERVEGNA
  • Patent number: 7461285
    Abstract: A free running clock circuit includes a programmable resistor array including a plurality of resistors connected in series. A plurality of transistors are connected to the plurality of resistors wherein each of the plurality of resistors has one of the plurality of transistors associated therewith for connecting a resistor to the first programmable resistor and providing a resistance thereto. A transistor funnel limits leakage currents from a portion of the plurality of transistors to a single transistor of the transistor funnel.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: December 2, 2008
    Assignee: Silicon Laboratories Inc.
    Inventor: Louis J. Nervegna
  • Patent number: 7385453
    Abstract: A free running clock circuit includes a switching circuit for switching between first and second logic states at a predetermined frequency based upon a trip voltage the switching circuit has a programmable temperature profile associated therewith. The switching circuit includes a comparator circuit that has first and second comparators. The first and second comparators have a reference input connected to receive the trip voltage, and the output of the comparators change logic states between a first logic state and a second logic state when the other input of the comparator passes the trip voltage. The first and second comparators have a programmable offset voltage enabling programming of the programmable voltage supply profile of the switching circuit. An RC timing circuit defines when the outputs of the comparators switch between the first and second logic states by providing a feedback to the other inputs of the two comparators.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: June 10, 2008
    Assignee: Silicon Laboratories Inc.
    Inventor: Louis J. Nervegna
  • Publication number: 20070241833
    Abstract: A free running clock circuit includes a switching circuit for switching between first and second logic states at a predetermined frequency based upon a trip voltage the switching circuit has a programmable temperature profile associated therewith. The switching circuit includes a comparator circuit that has first and second comparators. The first and second comparators have a reference input connected to receive the trip voltage, and the output of the comparators change logic states between a first logic state and a second logic state when the other input of the comparator passes the trip voltage. The first and second comparators have a programmable offset voltage enabling programming of the programmable voltage supply profile of the switching circuit. An RC timing circuit defines when the outputs of the comparators switch between the first and second logic states by providing a feedback to the other inputs of the two comparators.
    Type: Application
    Filed: March 31, 2006
    Publication date: October 18, 2007
    Applicant: SILICON LABORATORIES INC.
    Inventor: Louis J. Nervegna
  • Publication number: 20070234097
    Abstract: A free running clock circuit includes a programmable resistor array including a plurality of resistors connected in series. A plurality of transistors are connected to the plurality of resistors wherein each of the plurality of resistors has one of the plurality of transistors associated therewith for connecting a resistor to the first programmable resistor and providing a resistance thereto. A transistor funnel limits leakage currents from a portion of the plurality of transistors to a single transistor of the transistor funnel.
    Type: Application
    Filed: March 31, 2006
    Publication date: October 4, 2007
    Applicant: SILICON LABORATORIES INC.
    Inventor: Louis J. Nervegna