Patents by Inventor Luc Romain

Luc Romain has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11961576
    Abstract: Systems and methods for repairing a memory. A method includes performing a repair analysis of the embedded memories to produce repair information. The method includes storing the repair information in the registers, where the registers are organized into groups having chains of identical length. The method includes performing collision detection between the repair information in each of the groups. The method includes merging the repair information in each of the groups. The method includes repairing the embedded memories using the merged repair information.
    Type: Grant
    Filed: August 27, 2019
    Date of Patent: April 16, 2024
    Inventors: Benoit Nadeau-Dostie, Luc Romain
  • Publication number: 20220215896
    Abstract: Systems and methods for repairing a memory. A method includes performing a repair analysis of the embedded memories to produce repair information. The method includes storing the repair information in the registers, where the registers are organized into groups having chains of identical length. The method includes performing collision detection between the repair information in each of the groups. The method includes merging the repair information in each of the groups. The method includes repairing the embedded memories using the merged repair information.
    Type: Application
    Filed: August 27, 2019
    Publication date: July 7, 2022
    Inventors: Benoit Nadeau-Dostie, Luc Romain
  • Patent number: 6678875
    Abstract: An embedded test, chip design utility is an ease-of-use utility for assisting a circuit designer in quickly implementing a circuit embedded test design flow. Using the utility, a designer transforms a design netlist to include embedded test structures. The utility automatically builds a workspace containing a predetermined repository structure and design environment, generates control files for executing design automation tools that operate within the design flow, and encapsulates the data so as to be self-contained and easily transferable to other design teams.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: January 13, 2004
    Assignee: LogicVision, Inc.
    Inventors: Brian John Pajak, Paul Price, Jean-François Côté, Luc Romain
  • Patent number: 6615392
    Abstract: A method for use in the hierarchical design of integrated circuits having at least one module, each the module having functional memory elements and combinational logic, the method comprising reading in a description of the circuit; replacing the description of each functional memory element of the modules with a description of a scannable memory element configurable in scan mode and capture mode; partitioning each module into an internal partition and a peripheral partition by converting the description of selected scannable memory elements into a description of peripheral scannable memory elements which are configurable in an internal test mode, an external test mode and a normal operation mode; modifying the description of modules in the circuit description so as to arrange the memory elements into scan chains in which peripheral and internal scannable memory elements of each module are controlled by an associated module test controller when configured in internal test mode; and peripheral scannable memory
    Type: Grant
    Filed: July 27, 2000
    Date of Patent: September 2, 2003
    Assignee: Logicvision, Inc.
    Inventors: Benoit Nadeau-Dostie, Dwayne Burek, Jean-Francois Cote, Sonny Ngai San Shum, Pierre Girouard, Pierre Gauther, Sai Kennedy Vedantam, Luc Romain, Charles Bernard
  • Publication number: 20030145286
    Abstract: An embedded test, chip design utility is an ease-of-use utility for assisting a circuit designer in quickly implementing a circuit embedded test design flow. Using the utility, a designer transforms a design netlist to include embedded test structures. The utility automatically builds a workspace containing a predetermined repository structure and design environment, generates control files for executing design automation tools that operate within the design flow, and encapsulates the data so as to be self-contained and easily transferable to other design teams.
    Type: Application
    Filed: December 20, 2002
    Publication date: July 31, 2003
    Inventors: Brian John Pajak, Paul Price, Jean-Francois Cote, Luc Romain