Patents by Inventor Luca Pirro

Luca Pirro has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11398555
    Abstract: One illustrative device disclosed herein includes a gate structure positioned above an active semiconductor layer of an SOI substrate and a counter-doped back-gate region positioned in the doped base semiconductor substrate of the SOI substrate. In this particular embodiment, the device also includes a counter-doped back-gate contact region positioned in the base semiconductor substrate, wherein the counter-doped back-gate region and the counter-doped back-gate contact region are doped with a dopant type that is opposite the dopant type in the base semiconductor substrate. In this illustrative example, the counter-doped back-gate region and the counter-doped back-gate contact region are laterally separated from one another by a portion of the doped base semiconductor substrate. The device also includes a conductive back-gate contact structure that is conductively coupled to the counter-doped back-gate contact region.
    Type: Grant
    Filed: August 8, 2019
    Date of Patent: July 26, 2022
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Lars Mueller-Meskamp, Luca Pirro
  • Publication number: 20210043733
    Abstract: One illustrative device disclosed herein includes a gate structure positioned above an active semiconductor layer of an SOI substrate and a counter-doped back-gate region positioned in the doped base semiconductor substrate of the SOI substrate. In this particular embodiment, the device also includes a counter-doped back-gate contact region positioned in the base semiconductor substrate, wherein the counter-doped back-gate region and the counter-doped back-gate contact region are doped with a dopant type that is opposite the dopant type in the base semiconductor substrate. In this illustrative example, the counter-doped back-gate region and the counter-doped back-gate contact region are laterally separated from one another by a portion of the doped base semiconductor substrate. The device also includes a conductive back-gate contact structure that is conductively coupled to the counter-doped back-gate contact region.
    Type: Application
    Filed: August 8, 2019
    Publication date: February 11, 2021
    Inventors: Lars Mueller-Meskamp, Luca Pirro
  • Patent number: 10644152
    Abstract: One illustrative integrated circuit product disclosed herein includes at least one transistor formed on an active region of on an SOI substrate, the transistor comprising a gate that includes a gate structure, first and second source/drain regions positioned on opposite sides of the gate, the first and second source/drain regions comprising doped epitaxial semiconductor material that is doped with a dopant material of a first type, and a doped region positioned below the gate, wherein the doped region has a lateral width that is at least substantially equal to the CPP (contact-poly-pitch) dimension of the transistor and is doped with a dopant material of the first type, wherein a first portion of the doped region is positioned vertically above an interface between the active region and a buried insulation layer of the SOI substrate and a second portion of the doped region is positioned vertically below the interface.
    Type: Grant
    Filed: January 28, 2019
    Date of Patent: May 5, 2020
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Alban Zaka, Luca Pirro, Tom Herrmann, El Mehdi Bazizi, Jan Hoentschel
  • Patent number: 10636876
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to devices with channel extension regions and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; and a channel below the gate structure, the channel comprising: a first channel region, adjacent to the source region; and a second channel region, adjacent to the drain region and comprising a lower threshold voltage than the first channel region.
    Type: Grant
    Filed: July 26, 2018
    Date of Patent: April 28, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Lars Müller-Meskamp, Luca Pirro, Edward J. Nowak
  • Publication number: 20200035788
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to devices with channel extension regions and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; and a channel below the gate structure, the channel comprising: a first channel region, adjacent to the source region; and a second channel region, adjacent to the drain region and comprising a lower threshold voltage than the first channel region.
    Type: Application
    Filed: July 26, 2018
    Publication date: January 30, 2020
    Inventors: Lars MÜLLER-MESKAMP, Luca PIRRO, Edward J. NOWAK
  • Patent number: 10283642
    Abstract: Manufacturing techniques and related semiconductor devices are disclosed in which the channel region of analog transistors and/or transistors operated at higher supply voltages may be formed on the basis of a very thin semiconductor layer in an SOI configuration by incorporating a counter-doped region into the channel region at the source side of the transistor. The counter-doped region may be inserted prior to forming the gate electrode structure. With this asymmetric dopant profile in the channel region, superior transistor performance may be obtained, thereby obtaining a performance gain for transistors formed on the basis of a thin semiconductor base material required for the formation of sophisticated fully depleted transistor elements.
    Type: Grant
    Filed: April 19, 2018
    Date of Patent: May 7, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Alban Zaka, Ignasi Cortes Mayol, Tom Herrmann, El Mehdi Bazizi, Luca Pirro