Patents by Inventor Mahesh Ramdas Vasishta

Mahesh Ramdas Vasishta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9362910
    Abstract: In an integrated clock gating (ICG) cell a latch is coupled to a NOR gate. The NOR gate receives an enable signal. The latch is configured to generate a latch output in response to the state of the enable signal. The latch includes a tri-state inverter. A NAND gate is coupled to the latch and the NAND gate is configured to generate an inverted clock signal in response to the latch output and a clock input.
    Type: Grant
    Filed: November 25, 2013
    Date of Patent: June 7, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Girishankar Gurumurthy, Mahesh Ramdas Vasishta
  • Patent number: 9331680
    Abstract: A flip-flop that includes a multiplexer configured to generate a multiplexer output. The multiplexer output is generated in response to an input and a scan enable, and is given to a transmission gate. A master latch is coupled to the transmission gate and to a tri-state inverter. The master latch is configured to receive an output of the transmission gate. A slave latch is configured to receive an output of the tri-state inverter and the multiplexer output. A data inverter is coupled to the slave latch. The data inverter is configured to generate a flip-flop output. A half clock gating inverter is configured to generate an inverted clock input in response to a clock input and the multiplexer output.
    Type: Grant
    Filed: September 10, 2014
    Date of Patent: May 3, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Girishankar Gurumurthy, Mahesh Ramdas Vasishta
  • Publication number: 20150070063
    Abstract: A flip-flop that includes a multiplexer configured to generate a multiplexer output. The multiplexer output is generated in response to an input and a scan enable, and is given to a transmission gate. A master latch is coupled to the transmission gate and to a tri-state inverter. The master latch is configured to receive an output of the transmission gate. A slave latch is configured to receive an output of the tri-state inverter and the multiplexer output. A data inverter is coupled to the slave latch. The data inverter is configured to generate a flip-flop output. A half clock gating inverter is configured to generate an inverted clock input in response to a clock input and the multiplexer output.
    Type: Application
    Filed: September 10, 2014
    Publication date: March 12, 2015
    Applicant: Texas Instruments Incorporated
    Inventors: Girishankar Gurumurthy, Mahesh Ramdas Vasishta
  • Publication number: 20140184271
    Abstract: In an integrated clock gating (ICG) cell a latch is coupled to a NOR gate. The NOR gate receives an enable signal. The latch is configured to generate a latch output in response to the state of the enable signal. The latch includes a tri-state inverter. A NAND gate is coupled to the latch and the NAND gate is configured to generate an inverted clock signal in response to the latch output and a clock input.
    Type: Application
    Filed: November 25, 2013
    Publication date: July 3, 2014
    Inventors: Girishankar Gurumurthy, Mahesh Ramdas Vasishta
  • Patent number: 8578224
    Abstract: A master/slave latch includes an input stage, a master latch, a slave latch, and receives an asynchronous clear signal. The input stage is arranged to alternately pass or block a data input signal in response to a clock signal and a gated clock signal. The gated clock signal is the inverse of the clock signal when the asynchronous clear signal is not asserted, and the gated clock signal is not active when the asynchronous clear signal is asserted. The master latch receives and latches the passed data signal in a latched state, clears the latched state in response to the asynchronous clear signal being asserted, and generates a master latch output signal. The slave latch receives and latches the master latch output signal in a latched state. The cleared latched state is passed to the slave latch in response to the asynchronous clear signal being asserted.
    Type: Grant
    Filed: December 31, 2011
    Date of Patent: November 5, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Girishankar Gurumurthy, Mahesh Ramdas Vasishta
  • Patent number: 7825689
    Abstract: An exemplary functional input sequential circuit for reducing the setup time of input signals. The functional sequential circuit includes a tri-state inverter having an input signal and two control signals. The transmission circuit receives a control signal from a combinational logic circuit that performs a logical operation on a second input signal and a clock signal. The output of the transmission circuit is coupled to a digital storage element. Further, a control circuit is coupled to the digital storage element in order to force a value on the digital storage element when no input signal is received from the transmission circuit. The control circuit is also controlled by the second input signal and a clock signal.
    Type: Grant
    Filed: August 14, 2009
    Date of Patent: November 2, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Mahesh Ramdas Vasishta, Pavan Vithal Torvi, Sonal Rattnam Sarthi, Badarish Mohan Subbannavar