Patents by Inventor Mark Ellsberry

Mark Ellsberry has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7180165
    Abstract: On implementation of the invention provides a stackable chip-scale package for improving memory density that may be mounted within a limited area or module. A novel staggered routing scheme enables the use of the same trace routing at every level of the stacked architecture for efficiently accessing individual memory devices in a chip-scale package stack. The use of a ball grid array chip-scale package architecture in combination with thermally compatible materials decreases the risk of thermal cracking while improving heat dissipation. Moreover, this architecture permits mounting support components, such as capacitors and resistors, on the chip-scale package.
    Type: Grant
    Filed: September 5, 2003
    Date of Patent: February 20, 2007
    Assignee: Sanmina, SCI Corporation
    Inventors: Mark Ellsberry, Charles E. Schmitz, Chi She Chen, Victor Allison
  • Publication number: 20060277355
    Abstract: The invention relates to a device, system, and method for expanding the memory capacity of a memory module. A control unit and memory bank switch are mounted on a memory module to selectively control write and/or read operations to/from memory devices communicatively coupled to the memory bank switch. By selectively routing data to and from the memory devices, a plurality of memory devices may appear as a single memory device to the operating system. That is, the invention expands the addressable memory banks on a module by making two smaller-capacity memory devices emulate a single higher-capacity memory device.
    Type: Application
    Filed: June 1, 2005
    Publication date: December 7, 2006
    Inventors: Mark Ellsberry, Paul Sweere, Michael Sansur, Grant Stockton
  • Publication number: 20050051903
    Abstract: On implementation of the invention provides a stackable chip-scale package for improving memory density that may be mounted within a limited area or module. A novel staggered routing scheme enables the use of the same trace routing at every level of the stacked architecture for efficiently accessing individual memory devices in a chip-scale package stack. The use of a ball grid array chip-scale package architecture in combination with thermally compatible materials decreases the risk of thermal cracking while improving heat dissipation. Moreover, this architecture permits mounting support components, such as capacitors and resistors, on the chip-scale package.
    Type: Application
    Filed: September 5, 2003
    Publication date: March 10, 2005
    Inventors: Mark Ellsberry, Charles Schmitz, Chi Chen, Victor Allison
  • Patent number: RE42363
    Abstract: On implementation of the invention provides a stackable chip-scale package for improving memory density that may be mounted within a limited area or module. A novel staggered routing scheme enables the use of the same trace routing at every level of the stacked architecture for efficiently accessing individual memory devices in a chip-scale package stack. The use of a ball grid array chip-scale package architecture in combination with thermally compatible materials decreases the risk of thermal cracking while improving heat dissipation. Moreover, this architecture permits mounting support components, such as capacitors and resistors, on the chip-scale package.
    Type: Grant
    Filed: February 15, 2010
    Date of Patent: May 17, 2011
    Assignee: Sanmina-SCI Corporation
    Inventors: Mark Ellsberry, Charles E. Schmitz, Chi She Chen, Victor Allison, Jon Schmidt