Patents by Inventor Masamichi Ishihara

Masamichi Ishihara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5910010
    Abstract: A method of manufacturing a semiconductor integrated circuit device includes the steps of constructing a plurality of lead frames having leads which each include an inner portion and an outer portion and electrically connecting a semiconductor chip to the inner portions of the leads of each frame. The lead frames are then stacked one above each other to form a vertical stack and plates are then inserted between each of the lead frames with each plate having an opening in the center whereby a central cavity is formed in the stack. The stack is then placed between a top mold member and a bottom mold member and a resin is injected into the central cavity whereupon the resin is cured to form a single resin package encapsulating the semiconductor chips. The resin package is then released from the mold members.
    Type: Grant
    Filed: February 18, 1997
    Date of Patent: June 8, 1999
    Assignees: Hitachi, Ltd., Hitachi ULSI Engineering Corp., Hitachi Tohbu Semiconductor, Ltd., Hitachi Hokkai Semiconductor, Ltd.
    Inventors: Hirotaka Nishizawa, Tomoyoshi Miura, Ichirou Anjou, Masamichi Ishihara, Masahiro Yamamura, Sadao Morita, Takashi Araki, Kiyoshi Inoue, Toshio Sugano, Tetsuji Kohara, Toshio Yamada, Yasushi Sekine, Yoshiaki Anata, Masakatsu Goto, Norihiko Kasai, Shinobu Takeura, Mutsuo Tsukuda, Yasunori Yamaguchi, Jiro Sawada, Hidetoshi Iwai, Seiichiro Tsukui, Tadao Kaji, Noboru Shiozawa
  • Patent number: 5869888
    Abstract: A semiconductor device having inner leads secured via insulating adhesive films to the principal surface of a semiconductor chip and electrically connected to the respective external terminals of the semiconductor chip. The semiconductor device that can be about the size of the chip is so configured that an outer lead is continuously extended from each inner lead up to the rear surface opposite to the principal surface of the semiconductor chip in order to hold the leads and an external device in conduction.
    Type: Grant
    Filed: September 26, 1996
    Date of Patent: February 9, 1999
    Assignees: Hitachi, Ltd., Hitachi Microcomputer System, Ltd.
    Inventors: Kunihiro Tsubosaki, Michio Tanimoto, Kunihiko Nishi, Masahiro Ichitani, Shunji Koike, Kazunari Suzuki, Ryosuke Kimoto, Ichiro Anjoh, Taisei Jin, Akihiko Iwaya, Gen Murakami, Masamichi Ishihara, Junichi Arita
  • Patent number: 5862095
    Abstract: An ordinary read/write operation (normal operation) and a refresh operation are separated from one another and the number of read amplification circuits or in other words, the number of sense amplifiers operating during the normal operation is made smaller than that during the refresh operation. Accordingly, a bit line charge/discharge current during the normal operation can be reduced.
    Type: Grant
    Filed: October 31, 1997
    Date of Patent: January 19, 1999
    Assignee: Hitachi, Ltd.
    Inventors: Yasushi Takahashi, Takashi Shinoda, Masamichi Ishihara, Tetsu Udagawa, Kazumasa Yanagisawa
  • Patent number: 5834703
    Abstract: A method of securing a corona ring for controlling a corona discharge, including inserting a support member of an insulator to be secured, between a first ring securing portion arranged integrally with the corona ring and a second ring securing portion arranged independently with respect to the first ring securing portion, and fixing the first ring securing portion and the second ring securing portion from each other. In this method, since a corona discharge ring improper mounting preventing apparatus is arranged on the first ring securing portion, one of the ring securing portions is preliminarily secured to the support member, a ring securing method at the seal portion of the support member is improved and/or a corona discharge ring improper mounting preventing apparatus is arranged on said support member it is not possible to fix the corona ring to the support member if the corona ring is secured in an incorrect position with respect to the support member.
    Type: Grant
    Filed: February 10, 1997
    Date of Patent: November 10, 1998
    Assignee: NGK Insulators, Ltd.
    Inventors: Shuji Fujii, Masamichi Ishihara
  • Patent number: 5805513
    Abstract: A semiconductor memory device is provided which includes a substrate arrangement which is suitable for forming a large number of types of DRAMs having different package specifications, different bit structure and different operating modes. In conjunction with this, the bonding pads are arranged at optimum locations for accommodating the different package types. Various layout arrangements are also provided to minimize space and to improve access time. Additional features are provided, including improved output buffer circuitry, protection circuitry and testing methods to facilitate operation of the semiconductor memory device.
    Type: Grant
    Filed: May 2, 1995
    Date of Patent: September 8, 1998
    Assignees: Hitachi, Ltd., Hitachi VLSI Engineering Corp.
    Inventors: Yasushi Takahashi, Hidetoshi Iwai, Satoshi Oguchi, Hisashi Nakamura, Hiroyuki Uchiyama, Toshitugu Takekuma, Shigetoshi Sakomura, Kazuyuki Miyazawa, Masamichi Ishihara, Ryoichi Hori, Takeshi Kizaki, Yoshihisa Koyama, Haruo Ii, Masaya Muranaka, Hidetomo Aoyagi, Hiromi Matsuura
  • Patent number: 5736277
    Abstract: Pattern data of a phase shift mask can be inspected: (101) by separating and laying out pattern data of a phase shift mask in an actual pattern data layer, an auxiliary pattern data layer and a phase shift pattern data layer; (102) by inspecting and correcting only the data of the actual pattern of the actual pattern data layer; (103) by making data of an estimated pattern estimated to be transferred to a semiconductor wafer from the data of the synthetic data of the correct actual pattern data, the auxiliary pattern data and the phase shift pattern data, which are inspected and corrected; and (104) by comparing the estimated pattern data and the actual pattern data to inspect the data of the auxiliary pattern and the phase shift pattern.
    Type: Grant
    Filed: July 11, 1996
    Date of Patent: April 7, 1998
    Assignee: Hitachi, Ltd.
    Inventors: Toshitsugu Takekuma, Toshio Suzuki, Hidetoshi Iwai, Masamichi Ishihara
  • Patent number: 5719815
    Abstract: An ordinary read/write operation (normal operation) and a refresh operation are separated from one another and the number of read amplification circuits or, in other words, the number of sense amplifiers operating during the normal operation is made smaller than that during the refresh operation. Accordingly, a bit line charge/discharge current during the normal operation can be reduced.
    Type: Grant
    Filed: July 18, 1995
    Date of Patent: February 17, 1998
    Assignee: Hitachi, Ltd.
    Inventors: Yasushi Takahashi, Takashi Shinoda, Masamichi Ishihara, Tetsu Udagawa, Kazumasa Yanagisawa
  • Patent number: 5714405
    Abstract: A semiconductor device having inner leads secured via insulating adhesive films to the principal surface of a semiconductor chip and electrically connected to the respective external terminals of the semiconductor chip. The semiconductor device that can be about the size of the chip is so configured that an outer lead is continuously extended from each inner lead up to the rear surface opposite to the principal surface of the semiconductor chip in order to hold the leads and an external device in conduction.
    Type: Grant
    Filed: September 26, 1996
    Date of Patent: February 3, 1998
    Assignees: Hitachi, Ltd., Hitachi Microcomputer Systems, Ltd.
    Inventors: Kunihiro Tsubosaki, Michio Tanimoto, Kunihiko Nishi, Masahiro Ichitani, Shunji Koike, Kazunari Suzuki, Ryosuke Kimoto, Ichiro Anjoh, Taisei Jin, Akihiko Iwaya, Gen Murakami, Masamichi Ishihara, Junichi Arita
  • Patent number: 5705775
    Abstract: A corona control ring has a corona control ring main body and a water discharge hole having an elongated shape like a racetrack. The corona control ring main body includes a bottom portion and an inner wall portion and an outer wall portion respectively arranged at an inner edge portion and an outer edge portion of the bottom portion. The water discharge hole is arranged in the bottom portion. A depression portion is formed in the corona control ring main body by the inner wall portion, the outer wall portion and the bottom portion. Accordingly, the present invention provides a corona control ring which can suppress a corona discharge even during rain fall.
    Type: Grant
    Filed: December 21, 1995
    Date of Patent: January 6, 1998
    Assignee: NGK Insulators, Ltd.
    Inventors: Masamichi Ishihara, Toshiyuki Nakachi, Shuji Fujii
  • Patent number: 5701031
    Abstract: A pair of DRAM chips 1A and 1B are mounted opposedly to each other with wiring means such as lead frames put therebetween, the lead frames being substantially integral with external terminals 3B. Then, these DRAM chips and lead frames are connected together by the conventional wire bonding method. Plural pairs of the thus-connected DRAM chips and lead frames are stacked and corresponding leads of the lead frames are connected in common to form a laminate. The plural DRAM chips thus mounted are activated selectively in accordance with a predetermined chip selection signal. Additionally, partial DRAM chips capable of partially functioning normally are combined together by utilizing the above chip mounting method to constitute a single DRAM package.
    Type: Grant
    Filed: July 25, 1994
    Date of Patent: December 23, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Satoshi Oguchi, Masamichi Ishihara, Kazuya Ito, Gen Murakami, Ichiro Anjoh, Toshiyuki Sakuta, Yasunori Yamaguchi, Yasuhiro Kasama, Tetsu Udagawa, Eiji Miyamoto, Youichi Matsuno, Hiroshi Satoh, Atsusi Nozoe
  • Patent number: 5663863
    Abstract: An improved line arrester is disclosed that includes a non-linear resistor. The arrester includes a pair of arcing horns are respectively provided on an earth side and a line side of the arrester, with an aerial discharge gap being provided therebetween. The aerial discharge gap is in electrical parallel with the resistor. The length of the aerial discharge gap is selected such that flashover does not occur in response to currents smaller than a rated discharge current of the resistor, yet flashover does occur in response to a current that is greater than the rated discharge current, but lower than a critical discharge current of the resistor. With this arrangement the resistor is protected against the lightning surge current greater than the critical discharge current.
    Type: Grant
    Filed: October 31, 1995
    Date of Patent: September 2, 1997
    Assignees: The Tokyo Electric Power Co., Inc., NGK Insulators, Ltd.
    Inventors: Takashi Ohashi, Tatsumi Ichioka, Masamichi Ishihara, Toshiyuki Takagi
  • Patent number: 5610089
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: April 27, 1995
    Date of Patent: March 11, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5583375
    Abstract: A semiconductor device having inner leads secured via insulating adhesive films to the principal surface of a semiconductor chip and electrically connected to the respective external terminals of the semiconductor chip. The semiconductor device that can be about the size of the chip is so configured that an outer lead is continuously extended from each inner lead up to the rear surface opposite to the principal surface of the semiconductor chip in order to hold the leads and an external device in conduction.
    Type: Grant
    Filed: December 14, 1992
    Date of Patent: December 10, 1996
    Assignees: Hitachi, Ltd., Hitachi Microcomputer System, Ltd.
    Inventors: Kunihiro Tsubosaki, Michio Tanimoto, Kunihiko Nishi, Masahiro Ichitani, Shunji Koike, Kazunari Suzuki, Ryosuke Kimoto, Ichiro Anjoh, Taisei Jin, Akihiko Iwaya, Gen Murakami, Masamichi Ishihara, Junichi Arita
  • Patent number: 5565285
    Abstract: Pattern data of a phase shift mask can be inspected: (101) by separating and laying out pattern data of a phase shift mask in an actual pattern data layer, an auxiliary pattern data layer and a phase shift pattern data layer; (102) by inspecting and correcting only the data of the actual pattern of the actual pattern data layer; (103) by making data of an estimated pattern estimated to be transferred to a semiconductor wafer from the data of the synthetic data of the correct actual pattern data, the auxiliary pattern data and the phase shift pattern data, which are inspected and corrected; and (104) by comparing the estimated pattern data and the actual pattern data to inspect the data of the auxiliary pattern and the phase shift pattern.
    Type: Grant
    Filed: September 27, 1995
    Date of Patent: October 15, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Toshitsugu Takekuma, Toshio Suzuki, Hidetoshi Iwai, Masamichi Ishihara
  • Patent number: 5546261
    Abstract: A superconducting fault current limiter composed of an induction coil wound around a core made of a soft magnetic material such as soft iron, ferrite or the like, a cylindrical superconductive body arranged in surrounding relationship with the induction coil and a cooling container formed to contain only the superconductive body therein and filled with cooling liquid such as liquid nitrogen or helium to immerse therein the superconductive body.
    Type: Grant
    Filed: March 28, 1994
    Date of Patent: August 13, 1996
    Assignee: NGK Insulators, Ltd.
    Inventors: Shinji Yoshida, Shuichiro Motoyama, Takashi Ohashi, Masamichi Ishihara
  • Patent number: 5534723
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implantation of the first ions into the protective circuit region.
    Type: Grant
    Filed: April 27, 1995
    Date of Patent: July 9, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5483490
    Abstract: An arrangement is provided for preventing DC defects in a memory or logic device after switching to a redundant circuit, improving the product yield of the device by cutting a leakage current path through a defective element or circuit. The cutting points formed by the predetermined wirings as a whole or a part thereof are provided to the device. A probe test of the formed chip is executed under the wafer condition by predetermined test equipment, and wiring correction data regarding the cutting of the cutting points is generated based on the result of test. Moreover, this wiring correction data is transmitted in an on-line fashion to the wiring correction equipment so that the corresponding cutting points can be cut. The wiring correction equipment can be formed by an EB direct writing apparatus, an FIB apparatus or a laser repair apparatus.
    Type: Grant
    Filed: December 1, 1993
    Date of Patent: January 9, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Masamichi Ishihara, Kazuya Ito, Wataru Arakawa, Yoshinobu Nakagome
  • Patent number: 5458998
    Abstract: Pattern data of a phase shift mask can be inspected: (101) by separating and laying out pattern data of a phase shift mask in an actual pattern data layer, an auxiliary pattern data layer and a phase shift pattern data layer; (102) by inspecting and correcting only the data of the actual pattern of the actual pattern data layer; (108) by making data of an estimated pattern estimated to be transferred to a semiconductor wafer from the data of the synthetic data of the correct actual pattern data, the auxiliary pattern data and the phase shift pattern data, which are inspected and corrected; and (104) by comparing the estimated pattern data and the actual pattern data to inspect the data of the auxiliary pattern and the phase shift pattern.
    Type: Grant
    Filed: May 21, 1992
    Date of Patent: October 17, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Toshitsugu Takekuma, Toshio Suzuki, Hidetoshi Iwai, Masamichi Ishihara
  • Patent number: 5436483
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: October 29, 1993
    Date of Patent: July 25, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5436484
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: October 29, 1993
    Date of Patent: July 25, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama