Patents by Inventor Maureen A. Hanratty

Maureen A. Hanratty has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6930028
    Abstract: The present invention provides integrated circuit fabrication with a silicon oxynitride antireflective layer for gate location plus patterned photoresist linewidth reduction for gate length definition followed by interconnect definition without patterned photoresist linewidth reduction. This has the advantages of an antireflective layer compatible with linewidth reduction and polysilicon etching.
    Type: Grant
    Filed: June 5, 1998
    Date of Patent: August 16, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Maureen A. Hanratty, Daty M. Rogers, Qizhi He, Wei William Lee
  • Patent number: 6753559
    Abstract: A gate structure which includes a semiconductor substrate having a channel region, a gate insulator adjacent the channel region of the semiconductor substrate and a conductible gate adjacent the gate insulator. A primary insulation layer is adjacent the semiconductor substrate, the primary insulation layer having an opening where the gate insulator contacts the semiconductor substrate and an isolation dielectric layer adjacent the primary insulation layer, the isolation dielectric layer having an opening where the conductible gate is located and the isolation dielectric layer having a silicon oxynitride material.
    Type: Grant
    Filed: July 6, 2001
    Date of Patent: June 22, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Amitava Chatterjee, Wei William Lee, Greg A. Hames, Qizhi He, Maureen Hanratty, Iqbal Ali
  • Patent number: 6605482
    Abstract: A method of determining the thickness of a thickness of a first layer of material in a semiconductor device using a reflectometer, the first layer of material being disposed outwardly from a second layer of material, the first and second layer of material both including silicon. The method includes generating at least one predicted behavior curve associated with a depth profile of an interface between the first and second layer of material, the predicted behavior curve including at least one expected optical measurement, the depth profile associated with the interface being present at a particular theoretical depth. The method also includes emitting light onto a surface of the semiconductor device. The method further includes collecting at least one optical measurement from portions of the emitted light that are reflected by the semiconductor device.
    Type: Grant
    Filed: October 11, 2001
    Date of Patent: August 12, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Francis G. Celii, Maureen A. Hanratty, Katherine E. Violette, Rick L. Wise
  • Patent number: 6436746
    Abstract: A method of fabricating an improved gate structure that may be used in a transistor. A primary insulation layer (22) may be formed adjacent a substrate (12). A disposable gate (24) may be formed adjacent the primary insulation layer (22). An isolation dielectric layer (26) may be formed adjacent the primary insulation layer (22). The disposable gate (24) may be removed to expose a portion of the primary insulation layer (22). The exposed portion of the primary insulation layer (22) may be removed to expose a portion of the substrate (12). The primary insulation layer (22) may be selectively removable relative to the isolation dielectric layer (26). A gate insulator (30) may be formed on the exposed portion of the substrate (12). A gate (32) may be formed adjacent the gate insulator (30).
    Type: Grant
    Filed: January 5, 1999
    Date of Patent: August 20, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Amitava Chatterjee, Wei William Lee, Greg A. Hames, Qizhi He, Maureen Hanratty, Iqbal Ali
  • Publication number: 20020055197
    Abstract: A method of determining the thickness of a thickness of a first layer of material in a semiconductor device using a reflectometer, the first layer of material being disposed outwardly from a second layer of material, the first and second layer of material both including silicon. The method includes generating at least one predicted behavior curve associated with a depth profile of an interface between the first and second layer of material, the predicted behavior curve including at least one expected optical measurement, the depth profile associated with the interface being present at a particular theoretical depth. The method also includes emitting light onto a surface of the semiconductor device. The method further includes collecting at least one optical measurement from portions of the emitted light that are reflected by the semiconductor device.
    Type: Application
    Filed: October 11, 2001
    Publication date: May 9, 2002
    Inventors: Francis G. Celii, Maureen A. Hanratty, Katherine E. Violette, Rick L. Wise
  • Publication number: 20010046760
    Abstract: A method of fabricating an improved gate structure that may be used in a transistor. A primary insulation layer (22) may be formed adjacent a substrate (12). A disposable gate (24) may be formed adjacent the primary insulation layer (22). An isolation dielectric layer (26) may be formed adjacent the primary insulation layer (22). The disposable gate (24) may be removed to expose a portion of the primary insulation layer (22). The exposed portion of the primary insulation layer (22) may be removed to expose a portion of the substrate (12). The primary insulation layer (22) may be selectively removable relative to the isolation dielectric layer (26). A gate insulator (30) may be formed on the exposed portion of the substrate (12). A gate (32) may be formed adjacent the gate insulator (30).
    Type: Application
    Filed: July 6, 2001
    Publication date: November 29, 2001
    Inventors: Amitava Chatterjee, Wei William Lee, Greg A. Hames, Qizhi He, Maureen Hanratty, Iqbal Ali
  • Patent number: 6307230
    Abstract: A transistor having an improved sidewall gate structure and method of construction is provided. The improved sidewall gate structure may include a semiconductor substrate (12) having a channel region (20). A gate insulation (36) may be adjacent the channel region (20) of the semiconductor substrate (12). A gate (38) may be formed adjacent the gate insulation (36). A sidewall insulation body (28) may be formed adjacent a portion of the gate (38). The sidewall insulation body (28) is comprised of a silicon oxynitride material. An epitaxial layer (30) may be formed adjacent a portion of the sidewall insulation body (28) and adjacent the semiconductor substrate (12) substantially outward of the channel region (20). A buffer layer (32) may be formed adjacent a portion of the sidewall insulation body (28) and adjacent the epitaxial layer (30).
    Type: Grant
    Filed: October 12, 1999
    Date of Patent: October 23, 2001
    Assignee: Texas Instruments Incorporated
    Inventors: Amitava Chatterjee, Wei William Lee, Greg A. Hames, Quzhi He, Iqbal Ali, Maureen A. Hanratty
  • Patent number: 6117741
    Abstract: A transistor having an improved sidewall gate structure and method of construction is provided. The improved sidewall gate structure may include a semiconductor substrate (12) having a channel region (20). A gate insulation (36) may be adjacent the channel region (20) of the semiconductor substrate (12). A gate (38) may be formed adjacent the gate insulation (36). A sidewall insulation body (28) may be formed adjacent a portion of the gate (38). The sidewall insulation body (28) is comprised of a silicon oxynitride material. An epitaxial layer (30) may be formed adjacent a portion of the sidewall insulation body (28) and adjacent the semiconductor substrate (12) substantially outward of the channel region (20). A buffer layer (32) may be formed adjacent a portion of the sidewall insulation body (28) and adjacent the epitaxial layer (30).
    Type: Grant
    Filed: January 5, 1999
    Date of Patent: September 12, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Amitava Chatterjee, Wei William Lee, Greg A. Hames, Quzhi He, Iqbal Ali, Maureen A. Hanratty