Patents by Inventor Maxence Aulas

Maxence Aulas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6356987
    Abstract: The present invention deals with the control of a data bus by a microcontroller, taking into account the fact that memory output drivers require a finite amount of time to electrically release the bus after an output operation. Each memory has an associated wait state number for selectively placing the microcontroller in a wait state of variable length subsequent to a read operation and prior to the next I/O operation.
    Type: Grant
    Filed: March 10, 1999
    Date of Patent: March 12, 2002
    Assignee: Atmel Corporation
    Inventor: Maxence Aulas
  • Patent number: 6011717
    Abstract: An EEPROM is organized in matrix form in word lines and bit lines. Storage cells are placed at the intersections of these lines. The cells include floating gate storage transistors. Groups of cells having separate bit lines but sharing a word line are created. Each group is connected to a group selection transistor. The group selection transistor selectively connects the control gates of the storage transistors to control lines, which provide potentials for enabling programming, erasure or reading of the storage transistors.
    Type: Grant
    Filed: June 19, 1996
    Date of Patent: January 4, 2000
    Assignee: STMicroelectronics S.A.
    Inventors: Alessandro Brigati, Nicolas Demange, Maxence Aulas, Marc Guedj
  • Patent number: 5841314
    Abstract: Disclosed is a charge pump type of negative voltage generator circuit, constructed on a P type substrate and supplying a negative voltage at one output by the pumping of negative charges in n series-connected pumping cells, n being an integer, these pumping cells including P type transistors whose wells are connected to a node to be positively biased. This circuit includes a switching circuit for selectively supplying, at the node, a voltage for biasing of the wells that is greater than or equal to the potential present at the output so long as this potential is greater than a positive reference voltage, and provides a voltage of fixed value for biasing of the wells when the potential present at the output is smaller than the reference voltage. Thus, the appearance of latchup phenomena in the transistors of the pumping cells is prevented.
    Type: Grant
    Filed: June 13, 1996
    Date of Patent: November 24, 1998
    Assignee: SGS-Thomson Microelectronics S.A.
    Inventors: Alessandro Brigati, Nicolas Demange, Maxence Aulas, Marc Guedj
  • Patent number: 5796297
    Abstract: A selector switch circuit comprises an input terminal to receive a positive voltage, an input terminal to receive a negative voltage, a command input terminal to receive a first command logic signal and an output terminal to provide an output voltage. The output is connected selectively to one of the input terminals, the first and second input terminals being connected to the output terminal by means of a first transistor and a second transistor and the circuit comprising control means for the production, as a function of the command signal, of the control voltages applied to the control gates of the transistors for the selective connection of the output terminal to one of the input terminals.
    Type: Grant
    Filed: June 17, 1996
    Date of Patent: August 18, 1998
    Assignee: SGS-Thomson Microelectronics S.A.
    Inventors: Alessandro Brigati, Nicolas Demange, Maxence Aulas, Marc Guedj
  • Patent number: 5760638
    Abstract: A phase generator circuit cyclically produces a first pair of phase signals and a second pair of phase signals, comprising a first circuit to produce a first phase of each pair of phase signals, these first phase signals being non-overlapping and switching over between a voltage 0 and a voltage VCC, and second and third circuits for the production, from the first phase signals, respectively of the second phase of the first pair and the second phase of the second pair of phase signals, these second phase signals being non-overlapping with the first phase signals and switching over between a negative voltage -V and a voltage VCC. The disclosure finds application in the piloting of charge pump type of negative voltage generator circuit.
    Type: Grant
    Filed: June 13, 1996
    Date of Patent: June 2, 1998
    Assignee: SGS-Thomson Microelectronics S.A.
    Inventors: Alessandro Brigati, Nicolas Demange, Maxence Aulas, Marc Guedj
  • Patent number: 5652720
    Abstract: The present invention concerns an electrically programmable memory and a method for writing within this memory. In order to avoid the degradation of information in a memory cell following a number of write cycles in the other cells of the same row, the present invention includes a sequence to be carried out before each write cycle of a word within a row. A systematic reading of all the words of a row by using three different read reference potentials is performed in order to find a cell that gives non-compatibility results between any two of the three read cycles. The words of the row are stored in a register. If a non-compatible result is found, which indicates a degradation of information in the row, a systematic re-write of all the words of the row is carried out.
    Type: Grant
    Filed: December 18, 1995
    Date of Patent: July 29, 1997
    Assignee: SGS-Thomson Microelectronics S.A.
    Inventors: Maxence Aulas, Alessandro Brigati, Nicolas Demange, Marc Guedj