Patents by Inventor Meny Yanni

Meny Yanni has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9196329
    Abstract: Systems and methods are provided for a data storage cell. A pass gate, controlled by one or more clock signals, is configured to selectively pass data to a keeper circuit. A multiplexer device is disposed in the keeper circuit and is configured to select one of the data that is passed to the keeper or a scan input.
    Type: Grant
    Filed: November 25, 2013
    Date of Patent: November 24, 2015
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventor: Meny Yanni
  • Patent number: 8913420
    Abstract: Systems and methods are provided for a random access memory controller. A random access memory controller includes a column multiplexer and sense amplifier pair, where the column multiplexer and sense amplifier pair includes a column multiplexer and a sense amplifier that are configured to utilize common circuitry. The common circuitry is shared between the column multiplexer and the sense amplifier so that the memory controller includes a single instance of the common circuitry for the column multiplexer and sense amplifier pair. The common circuitry includes a common pre-charge circuit, a common equalizer, or a common keeper circuit.
    Type: Grant
    Filed: June 6, 2012
    Date of Patent: December 16, 2014
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventor: Meny Yanni
  • Publication number: 20120327703
    Abstract: Systems and methods are provided for a random access memory controller. A random access memory controller includes a column multiplexer and sense amplifier pair, where the column multiplexer and sense amplifier pair includes a column multiplexer and a sense amplifier that are configured to utilize common circuitry. The common circuitry is shared between the column multiplexer and the sense amplifier so that the memory controller includes a single instance of the common circuitry for the column multiplexer and sense amplifier pair. The common circuitry includes a common pre-charge circuit, a common equalizer, or a common keeper circuit.
    Type: Application
    Filed: June 6, 2012
    Publication date: December 27, 2012
    Inventor: Meny Yanni
  • Patent number: 6453407
    Abstract: A method for executing instructions in a data processor and improvements to data processor design, which combine the advantages of regular processor architecture and Very Long Instruction Word architecture to increase execution speed and ease of programming, while reducing power consumption. Instructions each consisting of a number of operations to be performed in parallel are defined by the programmer, and their corresponding execution unit controls are generated at compile time and loaded prior to program execution into a dedicated array in processor memory. Subsequently, the programmer invokes reference instructions to call these defined instructions, and passes parameters from regular instructions in program memory. As the regular instructions propogate down the processor's pipeline, they are replaced by the appropriate controls fetched from the dedicated array in processor memory, which then go directly to the execution unit for execution.
    Type: Grant
    Filed: February 10, 1999
    Date of Patent: September 17, 2002
    Assignee: Infineon Technologies AG
    Inventors: Yoav Lavi, Amnon Rom, Robert Knuth, Rivka Blum, Meny Yanni, Haim Granot, Anat Hershko, Georgiy Shenderovitch, Elliot Cohen, Eran Weingatren
  • Patent number: 6275929
    Abstract: A method for insertion of a dynamic number of implicit nop instructions by the microprocessor at run-time. The implicit nop instructor is a no operation instruction which is executed by the microprocessor without placing an actual nop instruction in the program itself. The method of the present invention enables the appropriate number of implicit nop instructions to be automatically calculated and executed for every occurrence of a multi-cycle instruction. Hereinafter, the term automatically refers to a process which occurs without the direct intervention of the programmer or higher-language compiler. The appropriate number of implicit nop instructions is automatically calculated by the microprocessor, by subtracting the number of IDSI from the total number of delay-slots which are required. The number of IDSI is preferably determined by the assembler, and then made available to the microprocessor.
    Type: Grant
    Filed: May 26, 1999
    Date of Patent: August 14, 2001
    Assignee: Infineon Technologies AG l. GR.
    Inventors: Rivka Blum, Meny Yanni