Patents by Inventor Ming-Da Tsai

Ming-Da Tsai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9960947
    Abstract: A compensation circuit of a power amplifier includes a varactor, a voltage sensor and a control circuit. The varactor is coupled to an input terminal of the power amplifier. The voltage sensor is arranged for detecting an amplitude of an input signal of the power amplifier to generate a detecting result. The control circuit is coupled to the varactor and the voltage sensor, and is arranged for controlling a bias voltage of the varactor to adjust a capacitance of the varactor according to the detecting result.
    Type: Grant
    Filed: July 12, 2017
    Date of Patent: May 1, 2018
    Assignee: MEDIATEK INC.
    Inventors: Chien-Cheng Lin, Ming-Da Tsai
  • Patent number: 9923530
    Abstract: A matching network circuit for RF power amplifier circuit capable of odd harmonic rejection and even harmonic rejection in the differential mode and the common mode, respectively. The matching network circuit includes a differential mode filter with a differential resonant frequency and a passive component coupled to a virtual short circuit node at the differential mode filter, wherein a common mode filter with a common resonant frequency includes the differential mode filter and the passive component. As a result, two notch filters with different resonant frequencies are utilized for the common mode and the differential mode, respectively.
    Type: Grant
    Filed: October 7, 2016
    Date of Patent: March 20, 2018
    Assignee: MEDIATEK INC.
    Inventors: Jui-Chih Kao, Ming-Da Tsai, Po-Sen Tseng
  • Publication number: 20180069742
    Abstract: A compensation circuit of a power amplifier includes a varactor, a voltage sensor and a control circuit. The varactor is coupled to an input terminal of the power amplifier. The voltage sensor is arranged for detecting an amplitude of an input signal of the power amplifier to generate a detecting result. The control circuit is coupled to the varactor and the voltage sensor, and is arranged for controlling a bias voltage of the varactor to adjust a capacitance of the varactor according to the detecting result.
    Type: Application
    Filed: July 12, 2017
    Publication date: March 8, 2018
    Inventors: Chien-Cheng Lin, Ming-Da Tsai
  • Publication number: 20180026595
    Abstract: A radio-frequency (RF) power amplifier includes a matching network comprising at least one matching network circuit corresponding to at least one symmetry node, at least one detector for detecting power of a detected signal at the symmetry node of the matching network, and generating at least on control signal according to the power of the detected signal, wherein the detected signal is an odd harmonic of an RF signal when the RF power amplifier operates in a differential mode or an even harmonic of the RF signal when the RF power amplifier operates in a common mode, and at least one adjusting circuit for adjusting the RF signal according to the at least one control signal.
    Type: Application
    Filed: October 1, 2017
    Publication date: January 25, 2018
    Inventors: Jui-Chih Kao, Ming-Da Tsai, Po-Sen Tseng
  • Publication number: 20180019210
    Abstract: An integrated circuit apparatus includes a substrate, an IC chip disposed above the substrate, and an electromagnetic shielding layer disposed on a surface of the substrate. The IC chip includes an electromagnetic coupling device. The electromagnetic shielding layer and the electromagnetic coupling device partially overlap in a vertical projection direction of the surface of the substrate.
    Type: Application
    Filed: May 31, 2017
    Publication date: January 18, 2018
    Inventors: Jui-Chih Kao, Ming-Da Tsai, Yuan-Yu Fu, Chih-Chun Hsu
  • Patent number: 9859356
    Abstract: A semiconductor integrated circuit includes an inductor and a plurality of high permeability patterns. The inductor includes one conductive loop. The high permeability patterns are disposed adjacent to the conductive loop.
    Type: Grant
    Filed: February 16, 2016
    Date of Patent: January 2, 2018
    Assignee: MediaTek, Inc.
    Inventors: Ming-Da Tsai, Tao-Yi Lee, Cheng-Chou Hung, Tung-Hsing Lee
  • Publication number: 20170346510
    Abstract: A quadrature transmitter is described that comprises: a first transmitter path and a second transmitter path that are matched. Each transmitter path comprises: at least one input arranged to receive respective first or second sets of quadrature baseband signals; at least one local oscillator, LO, port configured to receive respective first and second sets of quadrature LO signals; at least one mixer stage coupled to the at least one input and configured to respectively multiply the sets of quadrature baseband signals with the respective first or second sets of quadrature LO signals to produce a respective output radio frequency, RF, signal; and a combiner configured to combine the output radio frequency signals of the first transmitter path and the second transmitter path.
    Type: Application
    Filed: December 2, 2016
    Publication date: November 30, 2017
    Inventors: Yangjian Chen, Bernard Mark Tenbroek, CHIEN-WEI TSENG, Ian Tseng, Ming-Da Tsai, Chien-Cheng Lin
  • Publication number: 20170294878
    Abstract: A harmonic-rejection mixer apparatus includes a mixing circuit and a combining circuit. The mixing circuit receives mixes an input signal and a first local oscillator (LO) signal to generate a first output signal, and mixes the same input signal and a second LO signal to generate a second output signal, wherein the first LO signal and the second LO signal have a same frequency but different phases. The combining circuit combines the first output signal and the second output signal, wherein harmonic rejection is at least achieved by combination of the first output signal and the second output signal.
    Type: Application
    Filed: March 20, 2017
    Publication date: October 12, 2017
    Inventors: Chien-Wei Tseng, Ian Tseng, Ming-Da Tsai, Yangjian Chen, Chien-Cheng Lin
  • Patent number: 9722571
    Abstract: A power combiner includes a planar figure-8 shaped primary winding and a planar figure-8 shaped secondary winding; wherein, the planar figure-8 shaped primary winding is substantially overlaid with the planar figure-8 shaped secondary winding. In addition, there is provided a radio frequency (RF) transmitter having a power combiner, where the power combiner includes a planar figure-8 shaped primary winding and a planar figure-8 shaped secondary winding, wherein the planar figure-8 shaped primary winding is substantially overlaid with the planar figure-8 shaped secondary winding.
    Type: Grant
    Filed: December 25, 2013
    Date of Patent: August 1, 2017
    Assignee: MediaTek, Inc.
    Inventor: Ming-Da Tsai
  • Publication number: 20170214369
    Abstract: A power amplifier system includes a differential power amplifier and a bias circuit. The differential power amplifier is arranged for receiving a differential input pair to generate an output signal. The bias circuit is arranged for generating a bias voltage to bias the differential power amplifier, and the bias circuit comprises a source follower for receiving a reference voltage to generate the bias voltage.
    Type: Application
    Filed: November 27, 2016
    Publication date: July 27, 2017
    Inventors: Chien-Wei Tseng, Ming-Da Tsai
  • Publication number: 20170207758
    Abstract: A control circuit of a power amplifier includes a peak detector, a first comparator, a first current source, a second comparator, a second current source and a bias circuit. The peak detector is arranged for detecting an amplitude of an input signal. The first comparator is arranged for comparing the amplitude of the input signal with a first threshold to generate a first comparing result. The first current source is arranged for generating a first current according to the first comparing result The second comparator is arranged for comparing the amplitude of the input signal with a second threshold to generate a second comparing result. The second current source is arranged for generating a second current according to the second comparing result. The bias circuit is arranged for generating a bias voltage according to the first current and the second current to the power amplifier.
    Type: Application
    Filed: November 10, 2016
    Publication date: July 20, 2017
    Inventors: Chien-Wei Tseng, Ming-Da Tsai
  • Patent number: 9691540
    Abstract: A hybrid passive device for synergizing at least one passive component which resides in at least one technology is provided. The hybrid passive device includes a first passive component and a second passive component. The first passive component resides in a first technology of the at least one technology and/or a second technology of the at least one technology, the second technology is different from the first technology, and a technology boundary is arranged between the second technology and the first technology. The second passive component of the at least one passive component is different from the first passive component. The second passive component resides in the first technology and/or the second technology, and the first passive component and the second passive component are electromagnetically coupled to each other through the technology boundary.
    Type: Grant
    Filed: June 11, 2015
    Date of Patent: June 27, 2017
    Assignee: MediaTek Inc.
    Inventors: Tao-Yi Lee, Po-Sen Tseng, Ming-Da Tsai
  • Publication number: 20170149394
    Abstract: A matching network circuit for RF power amplifier circuit capable of odd harmonic rejection and even harmonic rejection in the differential mode and the common mode, respectively. The matching network circuit includes a differential mode filter with a differential resonant frequency and a passive component coupled to a virtual short circuit node at the differential mode filter, wherein a common mode filter with a common resonant frequency includes the differential mode filter and the passive component. As a result, two notch filters with different resonant frequencies are utilized for the common mode and the differential mode, respectively.
    Type: Application
    Filed: October 7, 2016
    Publication date: May 25, 2017
    Inventors: Jui-Chih Kao, Ming-Da Tsai, Po-Sen Tseng
  • Publication number: 20170141748
    Abstract: The present invention provides a control circuit to stabilize an output power of a power amplifier. The control circuit comprises a voltage clamping loop, a current clamping loop and a loop for reducing power variation under VSWR, where the voltage clamping loop is used to clamp an output voltage of the power amplifier within a defined voltage range, the current clamping loop is used to clamp a current of the power amplifier within a defined current range, and the loop for reducing power variation under VSWR is implemented by an impedance detector to compensate the output power under VSWR variation.
    Type: Application
    Filed: August 18, 2016
    Publication date: May 18, 2017
    Inventors: Lai-Ching Lin, Ming-Da Tsai
  • Publication number: 20160351653
    Abstract: A semiconductor integrated circuit includes an inductor and a plurality of high permeability patterns. The inductor includes one conductive loop. The high permeability patterns are disposed adjacent to the conductive loop.
    Type: Application
    Filed: February 16, 2016
    Publication date: December 1, 2016
    Inventors: Ming-Da Tsai, Tao-Yi Lee, Cheng-Chou Hung, Tung-Hsing Lee
  • Patent number: 9385683
    Abstract: A diplexer, for coupling a first radio frequency (RF) signal corresponding to a first carrier frequency and a second RF signal corresponding to a second carrier frequency is disclosed. The diplexer includes a first port arranged to couple the first RF signal; a second port arranged to couple the second RF signal; a third port capable of connecting an antenna; a first impedance unit coupled to the first port and the third port; and a second impedance unit coupled to the second port and the third port; wherein the first port, the second port and the third port are coupled to a direct current (DC) ground; wherein the first impedance unit is arranged to provide an first open-circuit impedance against the second RF signal, and the second impedance unit is arranged to provide a second open-circuit impedance against the first RF signal.
    Type: Grant
    Filed: December 23, 2013
    Date of Patent: July 5, 2016
    Assignee: MEDIATEK INC.
    Inventors: Chih-Hung Lee, Ming-Da Tsai, Jui-Lin Hsu
  • Publication number: 20160182005
    Abstract: A hybrid passive device for synergizing at least one passive component which resides in at least one technology is provided. The hybrid passive device includes a first passive component and a second passive component. The first passive component resides in a first technology of the at least one technology and/or a second technology of the at least one technology, the second technology is different from the first technology, and a technology boundary is arranged between the second technology and the first technology. The second passive component of the at least one passive component is different from the first passive component. The second passive component resides in the first technology and/or the second technology, and the first passive component and the second passive component are electromagnetically coupled to each other through the technology boundary.
    Type: Application
    Filed: June 11, 2015
    Publication date: June 23, 2016
    Inventors: Tao-Yi LEE, Po-Sen TSENG, Ming-Da TSAI
  • Patent number: 9257746
    Abstract: A phased-array receiver that may be effectively implemented on a silicon substrate. A receiver includes multiple radio frequency (RF) front-ends, each configured to receive a signal with a given delay relative to the others such that the gain of the received signal is highest in a given direction. The receiver also includes a power combination network configured to accept an RF signal from each of the RF front-ends and to pass a combined RF signal to a down-conversion element, where the power distribution network includes a combination of active and passive components. Each RF front-end includes a phase shifter configured to delay the signal in accordance with the given direction and a variable amplifier configured to adjust the gain of the signal.
    Type: Grant
    Filed: December 20, 2013
    Date of Patent: February 9, 2016
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Ping-Yu Chen, Brian A. Floyd, Jie-Wei Lai, Arun S. Natarajan, Sean T. Nicolson, Scott K. Reynolds, Ming-Da Tsai, Alberto Valdes-Garcia, Jing-Hong C. Zhan
  • Patent number: 9231549
    Abstract: A phase shifter and related load device are provided. The phase shifter includes a phase shifter core and load devices. The phase shifter core has an input port for receiving an input signal, an output port for outputting an output signal, and connection ports. The load devices are coupled to the connection ports, respectively. At least one of the load devices includes first varactor units each having a first node and a second node, where first nodes of the first varactor units are coupled to a first voltage, second nodes of the first varactor units are respectively coupled to a plurality of second voltages, and the second voltages include at least two voltages different from each other. The phase shifter and related load device are capable of mitigating effects resulted from varactor's non-linear C-V curve.
    Type: Grant
    Filed: August 10, 2009
    Date of Patent: January 5, 2016
    Assignees: MEDIATEK INC., International Business Machines Corporation
    Inventors: Ming-Da Tsai, Jing-Hong Conan Zhan, Arun Natarajan
  • Patent number: 9130537
    Abstract: A radio frequency transmitter includes: power amplifier stages having paired output terminals, where a pair of output terminals is coupled to a respective amplifier stage. A power combining arrangement includes: first paired input terminals, second input terminals, such that each input of the first paired input terminals is coupled to the same second input terminal; and a power transfer circuit coupling the second input terminals. A first pair of cross coupled bond wires couples a pair of amplifier stage output terminals with a different second input terminal via terminals of different pairs of the first paired input terminals; and a second pair of cross coupled bond wires overlays the first pair of cross coupled bond wires and couples a further pair of amplifier stage output terminals with a different second input terminal via terminals of different pairs of the first paired input terminals.
    Type: Grant
    Filed: December 26, 2013
    Date of Patent: September 8, 2015
    Assignee: MEDIATEK INC.
    Inventor: Ming-Da Tsai