Patents by Inventor Ming-Tzer Miu

Ming-Tzer Miu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5073855
    Abstract: A pipelined processing unit includes an instruction unit stage containing resource conflict apparatus for detecting and resolving conflicts in the use of register and indicator resources during the different phases of instruction execution. The instruction unit includes a plurality of resource registers corresponding in number to the number of instructions which can be processed concurrently by the processing unit. Decode circuits in response to each new instruction received by the instruction unit generate one or more sets of bit indication signals designating those resources required by the specific pipeline stage(s) executing the instruction for completing the execution of the instruction which are shared by those stages capable of completing the execution of instructions.
    Type: Grant
    Filed: June 30, 1989
    Date of Patent: December 17, 1991
    Assignee: Bull HN Information Systems Inc.
    Inventors: Deborah K. Staplin, Jian-Kuo Shen, Ming-Tzer Miu
  • Patent number: 4933909
    Abstract: A dual port read/write register file memory includes means for performing a read/modify write cycle of operation within a single system cycle of operation. The register file memory is constructed from one to more (RAM) addressable multibit storage arrays organized to form a dual read port, single write port RAM. Additionally, the register file includes a plurality of clocked input registers arranged in pairs for storing command, address and data signals for two write ports. The different pairs of registers are connected as inputs to a first set of multiplexer circuits whose outputs connect to the write control signal, address and data inputs of the single write port. The single write port of the register file memory is enabled for writing twice during each cycle. This allows data clocked into the input registers during the previous cycle to be written sequentially into the register file storage locations.
    Type: Grant
    Filed: December 19, 1988
    Date of Patent: June 12, 1990
    Assignee: Bull HN Information Systems Inc.
    Inventors: David E. Cushing, Romeo Kharileh, Jian-Kuo Shen, Ming-Tzer Miu