Patents by Inventor Ming-Yin Lee

Ming-Yin Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10643989
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first well, a second well, a first doping region, a second doping region, a third doping region, a fourth doping region and at least one junction formed by different conductivities. The first well and the second well respectively having a first conductivity and a second conductivity are disposed in the semiconductor substrate. The first doping region having the first conductivity is disposed in the first well. The second doping region having the second conductivity is disposed in the first well. The third doping region and the fourth doping region respectively having the first conductivity and the second conductivity are disposed in the second well. The at least one junction is formed by the first doping region and the second doping region, or formed by the third doping region and the fourth doping region.
    Type: Grant
    Filed: August 8, 2018
    Date of Patent: May 5, 2020
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Shih-Yu Wang, Ming-Yin Lee
  • Publication number: 20200051970
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first well, a second well, a first doping region, a second doping region, a third doping region, a fourth doping region and at least one junction formed by different conductivities. The first well and the second well respectively having a first conductivity and a second conductivity are disposed in the semiconductor substrate. The first doping region having the first conductivity is disposed in the first well. The second doping region having the second conductivity is disposed in the first well. The third doping region and the fourth doping region respectively having the first conductivity and the second conductivity are disposed in the second well. The at least one junction is formed by the first doping region and the second doping region, or formed by the third doping region and the fourth doping region.
    Type: Application
    Filed: August 8, 2018
    Publication date: February 13, 2020
    Inventors: Shih-Yu WANG, Ming-Yin LEE
  • Patent number: 10181466
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first gate structure, a first doping region, a second doping region and a third doping region. The semiconductor substrate has a doping well with a first conductivity one end of which is grounded. The first gate structure is disposed on the doping well. The first doping region having a second conductivity, is disposed in the doping well and adjacent to the first gate structure, and is electrically connected to a pad. The second doping region having the second conductivity is disposed in the doping well and adjacent to the first gate structure. The third doping region having the first conductivity is disposed in the doping well and forms a P/N junction interface with the second doping region, wherein the second doping region and the third doping region respectively have a doping concentration substantially greater than that of the doping well.
    Type: Grant
    Filed: March 30, 2016
    Date of Patent: January 15, 2019
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Shih-Yu Wang, Ming-Yin Lee, Wen-Tsung Huang
  • Publication number: 20180374838
    Abstract: A semiconductor structure comprises a transistor. The transistor comprises a semiconductor substrate, a first source/drain side doped region, a second source/drain side doped region and a gate structure. The first source/drain side doped region comprises a lower doped portion having a conductivity type opposing to a conductivity type of the semiconductor substrate. The second source/drain side doped region comprises a first doped portion extended downward from an upper surface of the semiconductor substrate. The second source/drain side doped region has a bottom PN junction with the semiconductor substrate. The lower doped portion has a bottom surface below the bottom PN junction. A dopant concentration of the first doped portion is larger than a dopant concentration of the lower doped portion having the same conductivity type with the first doped portion.
    Type: Application
    Filed: June 23, 2017
    Publication date: December 27, 2018
    Inventors: Wen-Tsung Huang, Ming-Yin Lee, Shih-Yu Wang
  • Patent number: 10147716
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first well, a second well, a first doping region, a second doping region, a third doping region and a fourth doping region. The first well and the second well respectively having a first conductivity and a second conductivity are disposed in the semiconductor substrate. The first doping region having the second conductivity is disposed in the first well. The second doping region having the first conductivity is at least partially disposed in the first well and surrounds the first doping region. The third doping region and the fourth doping region respectively having the first conductivity and the second conductivity are disposed in the second well. The first doping region, the third doping region, the first well and the second well are integrated to form a first parasitic BJT and a second parasitic BJT that have different majority carriers.
    Type: Grant
    Filed: March 31, 2016
    Date of Patent: December 4, 2018
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Shih-Yu Wang, Ming-Yin Lee, Wen-Tsung Huang
  • Patent number: 10084449
    Abstract: A semiconductor structure includes a first heavily doped region, a first well, a second well and a second heavily doped region disposed sequentially. The first well and the second heavily doped region have a first conductive type. The second well and the first heavily doped region have a second conductive type. The semiconductor structure further includes at least one switch, such that at least one of conditions (A) and (B) is satisfied. (A) The switch is coupled between the first well and the first node such that the first well is controlled by the switch and floated under an ESD protection mode. (B) The switch is coupled between the second well and the second node such that the second well is controlled by the switch and floated under an ESD protection mode.
    Type: Grant
    Filed: December 7, 2016
    Date of Patent: September 25, 2018
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Ming-Yin Lee, Wen-Tsung Huang, Shih-Yu Wang
  • Publication number: 20180159531
    Abstract: A semiconductor structure includes a first heavily doped region, a first well, a second well and a second heavily doped region disposed sequentially. The first well and the second heavily doped region have a first conductive type. The second well and the first heavily doped region have a second conductive type. The semiconductor structure further includes at least one switch, such that at least one of conditions (A) and (B) is satisfied. (A) The switch is coupled between the first well and the first node such that the first well is controlled by the switch and floated under an ESD protection mode. (B) The switch is coupled between the second well and the second node such that the second well is controlled by the switch and floated under an ESD protection mode.
    Type: Application
    Filed: December 7, 2016
    Publication date: June 7, 2018
    Inventors: Ming-Yin Lee, Wen-Tsung Huang, Shih-Yu Wang
  • Publication number: 20170287895
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first well, a second well, a first doping region, a second doping region, a third doping region and a fourth doping region. The first well and the second well respectively having a first conductivity and a second conductivity are disposed in the semiconductor substrate. The first doping region having the second conductivity is disposed in the first well. The second doping region having the first conductivity is at least partially disposed in the first well and surrounds the first doping region. The third doping region and the fourth doping region respectively having the first conductivity and the second conductivity are disposed in the second well. The first doping region, the third doping region, the first well and the second well are integrated to form a first parasitic BJT and a second parasitic BJT that have different majority carriers.
    Type: Application
    Filed: March 31, 2016
    Publication date: October 5, 2017
    Inventors: Shih-Yu Wang, Ming-Yin Lee, Wen-Tsung Huang
  • Publication number: 20170287899
    Abstract: An ESD protection apparatus includes a semiconductor substrate, a first gate structure, a first doping region, a second doping region and a third doping region. The semiconductor substrate has a doping well with a first conductivity one end of which is grounded. The first gate structure is disposed on the doping well. The first doping region having a second conductivity, is disposed in the doping well and adjacent to the first gate structure, and is electrically connected to a pad. The second doping region having the second conductivity is disposed in the doping well and adjacent to the first gate structure. The third doping region having the first conductivity is disposed in the doping well and forms a P/N junction interface with the second doping region, wherein the second doping region and the third doping region respectively have a doping concentration substantially greater than that of the doping well.
    Type: Application
    Filed: March 30, 2016
    Publication date: October 5, 2017
    Inventors: Shih-Yu Wang, Ming-Yin Lee, Wen-Tsung Huang