Patents by Inventor Mitsuru Goto

Mitsuru Goto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8947416
    Abstract: There is provided a display device that suppresses an electrostatic discharge failure in a manufacturing stage, and improves a yield. A substrate provided in the display device includes: a display unit in which a plurality of pixel circuits, and a common electrode are formed; N (integer satisfying N?3) gate signal lines extending in the display unit; a gate driver circuit in which N shift register circuits connected to the respective gate signal lines to supply a gate signal are arranged outside of the display unit side by side; a common voltage main line arranged further outside of the gate driver circuit with respect to the display unit; and M common voltage sub-lines extending in M (1?M<N?1) spacings among (N?1) spacings between the respective N shift register circuits which are arranged side by side, from the common voltage main lines to the common electrode.
    Type: Grant
    Filed: December 7, 2012
    Date of Patent: February 3, 2015
    Assignee: Japan Display Inc.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Youzou Nakayasu, Masaki Nishikawa, Motoharu Miyamoto
  • Patent number: 8933870
    Abstract: In a unit drive circuit in each stage in a shift register, a transistor which is maintained in ON state during a period where the unit drive circuit in the stage does not perform an outputting operation is configured not to generate Vth shift. As switches, transistors T6A, T6B are connected between the output terminal OUT and AC power sources VA, VB. At least one of T6A, T6B is brought into ON state and T6A, T6B are alternately brought into OFF state during the period other than the outputting operation period. VA, VB supply L level during a period where T6A, T6B are in ON state, while VA, VB supply a ground potential GND which is an intermediate potential between an H level and an L level during a period where T6A, T6B are in OFF state.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: January 13, 2015
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Hiroyuki Higashijima, Takahiro Ochiai, Mitsuru Goto
  • Publication number: 20150009464
    Abstract: A display device includes a transparent substrate having a display region with a plurality of scanning signal lines and video signal lines intersecting thereon, a first terminal formed outside the display region connecting to a first terminal wiring and a second terminal wiring connected to a semiconductor chip, and an inverted staggered thin film transistor. The first terminal includes a first portion, a second portion on the first portion, a third portion having an exposed planar terminal plate on the second portion, a plurality of first vias between the first portion and the second portion, and a plurality of second vias between the second portion and the third portion. The first portion is connected to the first and second terminal wirings, and each of the plurality of first vias is not overlapped with each of the plurality of second vias in plan view.
    Type: Application
    Filed: September 23, 2014
    Publication date: January 8, 2015
    Inventors: Takahiro Ochiai, Mitsuru Goto
  • Patent number: 8922468
    Abstract: A semiconductor integrated circuit including a first register which latches display data, a second register which latches the display data of the first register in accordance with a first clock, a gray scale voltage generator which outputs a plurality of gray scale voltages, a decoder which selects a gray scale voltage in accordance with the display data of the second register from the plurality of gray scale voltages, and an amplifier including a first transistor and a second transistor. A first terminal of the first transistor and a first terminal of the second transistor are connected to a first voltage line, and the gray scale voltage outputted from the decoder is supplied to one of input terminals of the first transistor and the second transistor in accordance with a control signal. A phase of the control signal is reversed at intervals of two horizontal scanning lines.
    Type: Grant
    Filed: January 21, 2014
    Date of Patent: December 30, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Mitsuru Goto, Hiroshi Katayanagi, Yukihide Ode, Yoshiyuki Saitou, Koichi Kotera
  • Publication number: 20140375615
    Abstract: A gate signal line driving circuit which suppresses noises in a gate signal and a display device which uses the gate signal line driving circuit are provided. A first basic circuit provided to a gate signal line driving circuit includes a HIGH voltage applying switching element which applies a HIGH voltage to gate signal lines in response to a signal HIGH period, and a LOW voltage applying switching circuit which applies a LOW voltage to the gate signal lines in response to a signal LOW period. In response to a signal HIGH period, a switch of the LOW voltage applying switching circuit of the first basic circuit is turned off based on a signal applied to a switch of the HIGH voltage applying switching element of a second basic circuit which assumes a signal HIGH period earlier than the first basic circuit.
    Type: Application
    Filed: September 5, 2014
    Publication date: December 25, 2014
    Inventors: Takahiro OCHIAI, Mitsuru GOTO, Youzou NAKAYASU, Yuki OKADA, Naoki TAKADA
  • Patent number: 8912992
    Abstract: A display device includes a driving circuit that applies an active potential which is a potential for turning on pixel transistors sequentially to a plurality of output signal lines, wherein the driving circuit includes a main driving circuit that outputs the active potential to one end of the output signal line of the plurality of output signal lines by applying a clock signal caused by a input of the active potential output from the upper output signal line, and an auxiliary driving circuit that has an auxiliary transistor which is a transistor where the other end of the output signal line is connected to a signal line for the clock signal via the source or the drain. Thereby, output waveform distortion in the scanning signal line can be improved and thus display quality can be enhanced.
    Type: Grant
    Filed: April 2, 2012
    Date of Patent: December 16, 2014
    Assignee: Japan Display Inc.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Hiroyuki Higashijima, Motoharu Miyamoto
  • Patent number: 8902147
    Abstract: A gate signal line driving circuit and a display device which can suppress the degradation of an element attributed to the use of the element for a long time, and can realize the prolongation of lifetime of the element are provided. With respect to elements to which a HIGH voltage is applied for a long time, a plurality of elements are connected in parallel, and at least some of the plurality of elements are driven by switching elements.
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: December 2, 2014
    Assignees: Panasonic Liquid Crystal Display Co., Ltd., Japan Display Inc.
    Inventors: Yoshihiro Kotani, Mitsuru Goto
  • Publication number: 20140340293
    Abstract: A display device including a bidirectional shift register circuit, including: a plurality of cascade-connected register circuits; various circuits for setting various nodes to various voltage levels responsive to various signals input to various terminals; and an output circuit which outputs the clock pulse as an output pulse when the voltage of the first node is high level, wherein, at the forward shift operation, the bottom dummy register circuit is not input the reset signal and the first node of the bottom dummy register circuit is reset if the initial reset circuit of the bottom dummy register circuit receives the backward trigger signal, and wherein, at the backward shift operation, the top dummy register circuit is not input the reset signal and the first node of the top dummy register circuit is reset if the initial reset circuit of the top dummy register circuit receives the forward trigger signal.
    Type: Application
    Filed: August 1, 2014
    Publication date: November 20, 2014
    Inventors: Takahiro OCHIAI, Mitsuru GOTO, Hiroko SEHATA, Hiroyuki HIGASHIJIMA
  • Publication number: 20140340294
    Abstract: A display device including various portions, circuits and other arrangements for outputting various pulses and triggers, for controlling forward shift and backward shift operations.
    Type: Application
    Filed: August 1, 2014
    Publication date: November 20, 2014
    Inventors: Takahiro OCHIAI, Mitsuru GOTO, Hiroko SEHATA, Hiroyuki HIGASHIJIMA
  • Patent number: 8878815
    Abstract: A display device includes pixel electrodes formed in an image display area of a substrate, a common electrode formed in the image display area, inside signal lines formed inside the image display area, and electrically connected to the pixel electrodes, outside signal lines formed outside the image display area, and electrically connected to the inside signal lines, and a common line formed inside and outside the image display area, and electrically connected to the common electrode. An image is displayed under a control of a light using an electric field developed between the pixel electrodes and the common electrode. A coupling capacitance is formed between the inside signal lines and the common electrode. The outside signal lines each include a first portion, and a second portion higher in electric resistance than the first portion and the inside signal lines.
    Type: Grant
    Filed: March 27, 2013
    Date of Patent: November 4, 2014
    Assignee: Japan Display Inc.
    Inventors: Takayuki Suzuki, Hiroyuki Abe, Masahiro Maki, Mitsuru Goto
  • Patent number: 8854590
    Abstract: A display device includes a terminal group including terminals for supplying a signal to scanning signal lines or the video signal lines via first terminal wiring. Each of the terminals includes: a first portion, which is formed at an end portion of the first terminal wiring, the first portion having an exposed planar terminal surface; and a second portion, which is provided adjacent to the first portion and is formed around the first portion. The second portion is formed of a conductive thin film covered with an insulating film and formed in the same layer as the first terminal wiring or formed in a different layer from the first terminal wiring, and the second portion is electrically connected to the first terminal wiring at a position spaced apart from a connection portion of the first terminal wiring and the first portion.
    Type: Grant
    Filed: February 15, 2012
    Date of Patent: October 7, 2014
    Assignee: Japan Display Inc.
    Inventors: Takahiro Ochiai, Mitsuru Goto
  • Patent number: 8854291
    Abstract: A gate signal line driving circuit which suppresses noises in a gate signal and a display device which uses the gate signal line driving circuit are provided. A first basic circuit provided to a gate signal line driving circuit includes a HIGH voltage applying switching element which applies a HIGH voltage to gate signal lines in response to a signal HIGH period, and a LOW voltage applying switching circuit which applies a LOW voltage to the gate signal lines in response to a signal LOW period. In response to a signal HIGH period, a switch of the LOW voltage applying switching circuit of the first basic circuit is turned off based on a signal applied to a switch of the HIGH voltage applying switching element of a second basic circuit which assumes a signal HIGH period earlier than the first basic circuit.
    Type: Grant
    Filed: May 24, 2010
    Date of Patent: October 7, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co. Ltd.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Youzou Nakayasu, Yuki Okada, Naoki Takada
  • Patent number: 8823691
    Abstract: A display device includes: plural pixel groups each including pixel circuits; plural scanning lines that are each connected to the pixel circuits included in any one of the pixel groups; a clock signal supply circuit that supplies a clock signal including a pulse signal; a shift register circuit that selectively transmits the pulse signal to the scanning lines in a predetermined order; and data signal lines that are connected to the pixel circuits and that supply a data signal to the pixel circuits included in the pixel group to be scanned. The period of the pulse signal supplied to some of the scanning lines is longer than the period of the pulse signal supplied to the other scanning lines, or the data signal is transmitted by the transistors included in the pixel circuits.
    Type: Grant
    Filed: January 12, 2012
    Date of Patent: September 2, 2014
    Assignee: Japan Display Inc.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Hiroyuki Higashijima, Yoshihiro Kotani, Shuuichirou Matsumoto
  • Patent number: 8803783
    Abstract: A plurality of cascaded unit register circuits which comprises a bidirectional shift register include main stages and dummy stages at the top before the main stages and dummy stages at the bottom after the main stages. A k-th stage outputs a pulse Pk in synchronization with a clock signal with a reference point N1 being at H level. The main stages include terminals NSF and NSB for setting N1 to H to which Pk?1 and Pk+1 are input, respectively, and terminals NRB and NRF for setting N1 to L level to which Pk?2 and Pk+2 are input, respectively. The order of generation of clock signals is reversed according to the direction of a shift, and whether a start trigger signal is applied to a top stage or a bottom stage is switched. Top dummy stages do not have NRB. Bottom dummy stages do not have NRF.
    Type: Grant
    Filed: June 21, 2011
    Date of Patent: August 12, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Hiroko Sehata, Hiroyuki Higashijima
  • Patent number: 8803782
    Abstract: A bidirectional shift register outputs pulses from a plurality of cascaded unit register circuits in a shift order which is one of a forward direction and a reverse direction. A ?th stage of unit register circuit (38) has two set terminals connected to respective outputs of (??1)th and (?+1)th stages and two reset terminals connected to respective outputs of (?+2)th and (??2)th stages. The unit register circuit (38) sets, when a pulse is input to any one of the set terminals, a reference point N1 to an H level, and, when a pulse is input to any one of the reset terminals, N1 to an L level. The order of phase change of clock signals is reversed according to the direction of a shift, and whether a start trigger signal is applied to a top stage or a bottom stage is switched.
    Type: Grant
    Filed: June 21, 2011
    Date of Patent: August 12, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Takahiro Ochiai, Mitsuru Goto, Hiroko Sehata, Hiroyuki Higashijima
  • Publication number: 20140132645
    Abstract: A semiconductor integrated circuit including a first register which latches display data, a second register which latches the display data of the first register in accordance with a first clock, a gray scale voltage generator which outputs a plurality of gray scale voltages, a decoder which selects a gray scale voltage in accordance with the display data of the second register from the plurality of gray scale voltages, and an amplifier including a first transistor and a second transistor. A first terminal of the first transistor and a first terminal of the second transistor are connected to a first voltage line, and the gray scale voltage outputted from the decoder is supplied to one of input terminals of the first transistor and the second transistor in accordance with a control signal. A phase of the control signal is reversed at intervals of two horizontal scanning lines.
    Type: Application
    Filed: January 21, 2014
    Publication date: May 15, 2014
    Applicants: Panasonic Liquid Crystal Display Co., Ltd., Japan Display Inc.
    Inventors: Mitsuru GOTO, Hiroshi KATAYANAGI, Yukihide ODE, Yoshiyuki SAITOU, Koichi KOTERA
  • Publication number: 20140111412
    Abstract: A gate signal line driving circuit and a display device which can suppress the degradation of an element attributed to the use of the element for a long time, and can realize the prolongation of lifetime of the element are provided. With respect to elements to which a HIGH voltage is applied for a long time, a plurality of elements are connected in parallel, and at least some of the plurality of elements are driven by switching elements.
    Type: Application
    Filed: December 30, 2013
    Publication date: April 24, 2014
    Applicant: JAPAN DISPLAY INC.
    Inventors: Yoshihiro KOTANI, Mitsuru GOTO
  • Patent number: 8674973
    Abstract: A liquid crystal display device employing a dot inversion drive method includes a pixel array, a data driver circuit, a short circuit, and a scanning circuit. The short circuit is disposed for respective outputs of the data driver circuit, and includes a switching element for connecting each of the outputs to a precharge voltage different from an output voltage. The short circuit includes the switching element disposed in one of a first switching group and a second switching group; the switching element of one of the first switching group and the second switching group is connected to respective pairs of pixel column units including an odd-numbered pixel column and an even-numbered pixel column which are adjacent to each other; and the pairs of pixel column units which are adjacent to each other are each connected to the switching element disposed in respective switching groups different from each other.
    Type: Grant
    Filed: July 28, 2010
    Date of Patent: March 18, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Naoki Takada, Naruhiko Kasai, Norio Mamba, Mitsuru Goto, Shuuichirou Matsumoto
  • Publication number: 20140036216
    Abstract: A display device includes a TFT substrate with gate signal lines, drain signal lines, thin-film transistors connected thereto, a gate driver connected to the gate signal lines, a drain driver having output terminals connected to drain signal lines, and a film substrate having first wirings. The first wirings are disposed between the drain driver and the film substrate. The drain driver is mounted on the film substrate, and the output terminals are connected to the first wirings between the film substrate and the drain driver. The output terminal includes first group terminals formed in parallel with a longer edge of the drain driver, and second group terminals formed in parallel with the longer edge and disposed between the loner edge and the first group terminals.
    Type: Application
    Filed: October 10, 2013
    Publication date: February 6, 2014
    Applicants: Panasonic Liquid Crystal Display Co., Ltd., Japan Displays Inc.
    Inventors: Mitsuru GOTO, Hiroko HAYATA
  • Patent number: 8638284
    Abstract: A gate signal line driving circuit and a display device which can suppress the degradation of an element attributed to the use of the element for a long time, and can realize the prolongation of lifetime of the element are provided. With respect to elements to which a HIGH voltage is applied for a long time, a plurality of elements are connected in parallel, and at least some of the plurality of elements are driven by switching elements.
    Type: Grant
    Filed: April 16, 2010
    Date of Patent: January 28, 2014
    Assignees: Japan Display Inc., Panasonic Liquid Crystal Display Co., Ltd.
    Inventors: Yoshihiro Kotani, Mitsuru Goto