Patents by Inventor Mohammad Reza Mahmoodi

Mohammad Reza Mahmoodi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240086347
    Abstract: Systems and methods disclosed herein provide for an improved termination leg unit design and method of trimming impedance thereof, which provides for improved impedance matching for process variations, along with variations in temperature and voltage. Example implementation provide for a leg unit circuit design that includes a first circuit compensating for temperature and voltage variations and a second circuit, connected in series with the first circuit, compensating for process variations. Furthermore, disclosed herein is ZQ calibration method that provides for calibrating of the impedance of each of an on-die termination, a pull-up driver, and a pull-down driver using a single calibration circuit.
    Type: Application
    Filed: September 9, 2022
    Publication date: March 14, 2024
    Inventors: MOHAMMAD REZA MAHMOODI, MARTIN LUEKER-BODEN
  • Publication number: 20240077902
    Abstract: Systems and methods are provided for generating a stable reference current that has low sensitivity to operating temperature and supply voltage variations and is stable across process corners. In an example implementation, an improved reference current generator circuit is provided that includes a first circuit generating a first current that is proportional to absolute temperature and a second circuit generating a second current that is complementary to absolute temperature based on first transistors operating in respective triode regions. The second current compensates for process, voltage, and temperature variations in the first current at a node. According to some examples, the second current is also generated based on second transistors operating in respective saturation regions. The first current may be generated using a forward biased PN junction diode.
    Type: Application
    Filed: September 6, 2022
    Publication date: March 7, 2024
    Inventors: MOHAMMAD REZA MAHMOODI, MARTIN LUEKER-BODEN
  • Publication number: 20240077903
    Abstract: Systems and methods are provided for generating a stable DC reference voltage that has low sensitivity to operating temperature and supply voltage variations and is stable across process corners using complimentary metal-on-semiconductor field-effect transistors (MOSFETS). In an example implementation, a reference voltage generator circuit is provided that includes complimentary MOSFETs including a first complimentary MOSFET connected to a first node and having a first threshold voltage, and a second complimentary MOSFET connected to a second node and having a second threshold voltage that is greater than the first threshold voltage. The reference voltage generator circuit feeds the first node a first current based on mirroring a second current at the second node and outputs a stable DC reference voltage based on the first and second complimentary MOSFETs and configured operating in respective saturation regions.
    Type: Application
    Filed: September 6, 2022
    Publication date: March 7, 2024
    Inventors: MOHAMMAD REZA MAHMOODI, Martin Lueker-Boden
  • Publication number: 20210019609
    Abstract: Building blocks for implementing Vector-by-Matrix Multiplication (VMM) are implemented with analog circuitry including non-volatile memory devices (flash transistors) and using in-memory computation. In one example, improved performance and more accurate VMM is achieved in arrays including multi-gate flash transistors when computation uses a control gate or the combination of control gate and word line (instead of using the word line alone). In another example, very fast weight programming of the arrays is achieved using a novel programming protocol. In yet another example, higher density and faster array programming is achieved when the gate(s) responsible for erasing devices, or the source line, are re-routed across different rows, e.g., in a zigzag form. In yet another embodiment a neural network is provided with nonlinear synaptic weights implemented with nonvolatile memory devices.
    Type: Application
    Filed: April 27, 2018
    Publication date: January 21, 2021
    Applicant: The Regents of the University of California
    Inventors: Dmitri Strukov, Farnood Merrikh Bayat, Mohammad Bavandpour, Mohammad Reza Mahmoodi, Xinjie Guo
  • Patent number: 10812084
    Abstract: A security primitive for an integrated circuit comprises an array of floating-gate transistors monolithically integrated into the integrated circuit and coupled to one another in a crossbar configuration. The floating-gate transistors have instance-specific process-induced variations in analog behavior to provide one or more reconfigurable physically unclonable functions (PUFs).
    Type: Grant
    Filed: November 6, 2019
    Date of Patent: October 20, 2020
    Assignee: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
    Inventors: Dmitri Strukov, Hussein Nili Ahmadabadi, Mohammad Reza Mahmoodi, Zahra Fahimi
  • Publication number: 20200145008
    Abstract: A security primitive for an integrated circuit comprises an array of floating-gate transistors monolithically integrated into the integrated circuit and coupled to one another in a crossbar configuration. The floating-gate transistors have instance-specific process-induced variations in analog behavior to provide one or more reconfigurable physically unclonable functions (PUFs).
    Type: Application
    Filed: November 6, 2019
    Publication date: May 7, 2020
    Inventors: Dmitri Strukov, Hussein Nili Ahmadabadi, Mohammad Reza Mahmoodi, Zahra Fahimi