Patents by Inventor Nad Edward Gilbert

Nad Edward Gilbert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9721658
    Abstract: A memory device can include a plurality of bit lines; plurality of memory elements coupled to the bit lines, each memory element including a memory layer formed between two electrodes, the memory layer being programmable between a plurality of different resistance states by creation and removal of conductive regions therein by application of electric fields; and at least one sense amplifier (SA) configured to compare a first value, corresponding to a resistance state of a first memory element, to a second value, corresponding to a resistance state of a second memory element.
    Type: Grant
    Filed: July 4, 2015
    Date of Patent: August 1, 2017
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 9570166
    Abstract: A memory devices and methods can use multiple sense operations to detect a state of memory elements in a marginal state. In some embodiments, an evaluation circuit can generates an output value for a memory element in response multiple sense results for the same memory element.
    Type: Grant
    Filed: December 16, 2014
    Date of Patent: February 14, 2017
    Assignee: Adesto Technologies Corporation
    Inventors: Nad Edward Gilbert, Ishai Naveh, Narbeh Derhacobian
  • Patent number: 9361975
    Abstract: Structures and methods of operating a resistive switching memory device are disclosed herein. In one embodiment, a resistive switching memory device can include: (i) a plurality of resistive memory cells, where each of the resistive switching memory cells is configured to be programmed to a low resistance state by application of a first voltage in a forward bias direction, and to be erased to a high resistance state by application of a second voltage in a reverse bias direction; and (ii) a sensing circuit coupled to at least one of the plurality of resistive memory cells, where the sensing circuit is configured to read a data state of the at least one resistive memory cell by application of a third voltage in the forward bias direction or the bias reverse direction.
    Type: Grant
    Filed: March 11, 2013
    Date of Patent: June 7, 2016
    Assignee: Adesto Technologies Corporation
    Inventors: Nad Edward Gilbert, John Dinh, John Ross Jameson, III, Michael N. Kozicki, Shane Charles Hollmer
  • Patent number: 9336868
    Abstract: Structures and operations of a resistive switching memory device are described herein. In one embodiment, a resistive switching memory device can include: a plurality of resistive memory cells, each configured to be programmed to a low resistance state by application of a first voltage in a forward bias direction, and erased to a high resistance state by application of a second voltage in a reverse bias direction; a plurality of common plates, each being connected to a subset of the resistive memory cells; a command detector configured to detect a write command to be executed as a first and second write operations; and a write controller configured to perform the first write operation on each resistive memory cell in a selected subset, and to perform the second write operation on at least one of the resistive memory cells in the selected subset based on the detected write command.
    Type: Grant
    Filed: June 4, 2013
    Date of Patent: May 10, 2016
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Derric Lewis, John Dinh, Nad Edward Gilbert
  • Patent number: 9177639
    Abstract: A method can include determining a data value stored in a memory element of a memory cell array based on the length of time required to cause a property of the memory element to change. A memory device can include a plurality of elements programmable into at least two different states; and an electrical bias section that applies sense conditions to a selected element; and a sense section configured to distinguish between the two different states according to whether a change in property occurs in the selected element within a predetermined time under the sense conditions.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: November 3, 2015
    Assignee: Adesto Technologies Corporation
    Inventors: John Ross Jameson, Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 9099175
    Abstract: A method can include electrically programming memory elements between first and second states; and reading data from the memory elements by applying electrical sense conditions; wherein a memory element in the first state takes a longer time to undergo a change in property under the sense conditions than a memory element in the second state.
    Type: Grant
    Filed: February 29, 2012
    Date of Patent: August 4, 2015
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 9047948
    Abstract: Structures and methods for control of an operating window of a programmable impedance element are disclosed herein. In one embodiment, a semiconductor memory device can include: (i) a memory array having a programmable impedance element; (ii) a register configured to be programmed with data that represents an erase verify value, a program verify value, and a read trip point resistance value, for the memory array; (iii) a controller configured to determine a mode of operation for the memory array; (iv) a register access circuit configured to read the register to obtain data that corresponds to the mode of operation; and (v) a voltage generator configured to generate a reference voltage based on the register data, where the reference voltage is used to perform an operation on the programmable impedance element corresponding to the mode of operation.
    Type: Grant
    Filed: July 13, 2012
    Date of Patent: June 2, 2015
    Assignee: Adesto Technologies Corporation
    Inventors: John Dinh, Nad Edward Gilbert, Shane Hollmer, Derric Lewis, John Ross Jameson, Daniel C. Wang, Juan Pablo Saenz Echeverry
  • Patent number: 8913444
    Abstract: A memory devices and methods can use multiple sense operations to detect a state of memory elements in a marginal state. In some embodiments, an evaluation circuit can generates an output value for a memory element in response multiple sense results for the same memory element. In other embodiments, a memory device can include both standard and strong read operations, where strong read operations apply more energy to a selected memory element than a standard read operation.
    Type: Grant
    Filed: February 29, 2012
    Date of Patent: December 16, 2014
    Assignee: Adesto Technologies Corporation
    Inventors: Nad Edward Gilbert, Ishai Naveh, Narbeh Derhacobian
  • Patent number: 8654561
    Abstract: A memory device can include a plurality of programmable elements; at least one sense circuit that generates sense data values from detected impedances of accessed programmable elements; and at least one data store circuit that stores initial data values from the at least one sense circuit, and stores output data values from the at least one sense circuit after check conditions have been applied to at least one programmable element. The check conditions can induce a change in impedance for programmable elements programmed to at least one predetermined state. Methods can include reading data from at least one memory cell of a memory device comprising a plurality of such memory cells; if the read data has a first value, providing such data as an output value; and if the read data has a second value, repeating access to the memory cell to confirm the read data value.
    Type: Grant
    Filed: October 19, 2011
    Date of Patent: February 18, 2014
    Assignee: Adesto Technologies Corporation
    Inventors: John Ross Jameson, John Dinh, Derric Lewis, Daniel Wang, Shane Charles Hollmer, Nad Edward Gilbert, Janet Wang
  • Patent number: 8625331
    Abstract: An integrated circuit can include a plurality of programmable metallization cells (PMCs) in a memory array, each PMC comprising an ion conducting material, an active metal dissolvable in the ion conducting material, and two electrodes, a first electrode of at least one PMC being coupled to a program node; and a plurality of program and verify circuits, each including a current source section to enable at least one current path between the program node and a power supply node in a program and verify operation, and a verify signal generator circuit comprising at least a first comparator having a first input coupled to the program node, a second input coupled to receive a first reference voltage, and a comparator output to provide a verify signal that indicates a program operation is complete.
    Type: Grant
    Filed: July 10, 2012
    Date of Patent: January 7, 2014
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 8498164
    Abstract: An integrated circuit can include at least one programmable metallization cell (PMC) comprising an ion conducting material and a metal dissolvable in the ion conducting material, selectively connected to a shunt node; and a biasing circuit comprising a current source coupled to the shunt node configurable to provide a first current in a first type operation, and a voltage regulator coupled to the shunt node configured to regulate a potential at the shunt node; wherein in the first type operation, the voltage regulator shunts current with respect to the shunt node in a same direction as a current flow of the at least one PMC.
    Type: Grant
    Filed: August 24, 2012
    Date of Patent: July 30, 2013
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 8437171
    Abstract: A circuit may include an array having a number of programmable impedance elements that may be placed into at least two different impedance states in a write operation; and a write circuit that applies temperature varying write conditions to the array in a write operation.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: May 7, 2013
    Assignee: Adesto Technologies Corporation
    Inventor: Nad Edward Gilbert
  • Patent number: 8369132
    Abstract: A method can include programming a selected programmable metallization cell (PMC) by coupling the anodes of a group of PMCs to a first power supply voltage and connecting a cathode of one of PMCs of the group to a second power supply voltage with a select device; and erasing a selected PMC by coupling the anodes of a group of PMCs to the second power supply voltage and connecting the cathode of one of PMCs of the group to the first supply voltage with the select device.
    Type: Grant
    Filed: December 23, 2011
    Date of Patent: February 5, 2013
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 8274842
    Abstract: An integrated circuit may include: access circuits that couple first electrodes of a plurality of programmable metallization cells (PMC) to access paths in parallel, each PMC comprising a solid ion conducting material formed between the first electrode and a second electrode; a plurality of write circuits, each coupled to a different access path, and each coupling the corresponding access path to a first voltage in response to input write data having a first value and to a second voltage in response to the input write data having a second value; and a node setting circuit that maintains second electrodes of the PMCs at a substantially constant third voltage while write circuits couple the access paths to the first or second voltages.
    Type: Grant
    Filed: September 25, 2009
    Date of Patent: September 25, 2012
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert, John Dinh
  • Patent number: 8107273
    Abstract: An integrated circuit may include multiple programmable metallization cells (PMCs) and a multiple bit lines. Each bit line may be connected to a anodes of a different set of PMCs, and provide a read data path from a selected one of the set of PMCs. Access devices may each provide a controllable impedance path between at least one cathode and a common source node.
    Type: Grant
    Filed: July 23, 2009
    Date of Patent: January 31, 2012
    Assignee: Adesto Technologies Corporation
    Inventors: Shane Charles Hollmer, Nad Edward Gilbert
  • Patent number: 7514706
    Abstract: A programmable metallization cell voltage reference is disclosed. The voltage reference can be taken from the anode to ground, from the cathode to ground, or differentially across the programmable metallization cell device.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: April 7, 2009
    Assignee: Adesto Technologies
    Inventor: Nad Edward Gilbert
  • Patent number: 7483294
    Abstract: A circuit for writing, reading, and erasing a programmable device is disclosed. The programmable device includes an ion conductor and a plurality of electrodes. Electrical properties of the device are altered by applying a sufficient bias across the electrode to form a conductive region within the ion conductor. The circuit can be used to program and read multiple bits within a single programmable device.
    Type: Grant
    Filed: August 20, 2007
    Date of Patent: January 27, 2009
    Assignee: Adesto Technologies
    Inventor: Nad Edward Gilbert
  • Patent number: 7426131
    Abstract: Circuits for writing, reading, and erasing a programmable metallization cell are disclosed. The programming circuits compensate for parasitic capacitance and/or parasitic resistance. The parasitic resistance and/or capacitance is compensated for using a feedback loop or a time current filter. Various circuits also measure a switching speed of the programmable metallization cell.
    Type: Grant
    Filed: November 1, 2006
    Date of Patent: September 16, 2008
    Assignee: Adesto Technologies
    Inventor: Nad Edward Gilbert
  • Patent number: 7359236
    Abstract: A circuit for writing, reading, and erasing a programmable device is disclosed. The programmable device includes an ion conductor and a plurality of electrodes. Electrical properties of the device are altered by applying a sufficient bias across the electrode to form a conductive region within the ion conductor. The circuit can be used to program and read multiple bits within a single programmable device.
    Type: Grant
    Filed: March 13, 2006
    Date of Patent: April 15, 2008
    Assignee: Adesto Technologies
    Inventor: Nad Edward Gilbert