Patents by Inventor Naoyuki Ogino

Naoyuki Ogino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8327054
    Abstract: A data check circuit comprising: a request signal output circuit configured to output a request signal for requesting occupation of a bus to an arbitration circuit configured to arbitrate the occupation of the bus, when a CPU connected, as a bus master, with the bus for accessing a memory outputs an instruction signal for providing an instruction for starting detection of whether or not data stored in the memory is correct; a data acquisition circuit configured to acquire data stored in the memory through the bus, when the arbitration circuit outputs a permission signal for permitting the occupation of the bus based on the request signal; and a data processing circuit configured to perform processing for detecting whether or not the acquired data is correct, the acquired data acquired by the data acquisition circuit.
    Type: Grant
    Filed: June 2, 2010
    Date of Patent: December 4, 2012
    Assignees: Semiconductor Components Industries, LLC, Sanyo Semiconductor Co., Ltd.
    Inventor: Naoyuki Ogino
  • Patent number: 8102158
    Abstract: A phase synchronization circuit comprising: a charging/discharging-circuit to charge/discharge a capacitor in accordance with a drive-signal, charging and/or discharging current-values of the capacitor being settable; an oscillation-circuit to output an oscillation-signal having a frequency corresponding to a charging-voltage; a drive-circuit to output as the drive-signal a first drive-signal for matching charging and discharging periods when a phase-difference and the oscillation-signal is smaller than a predetermined phase-difference and reducing the phase-difference when the phase-difference is greater than the predetermined phase-difference; and a setting-circuit to receive setting-data for setting the charging and/or discharging current-values, hold the setting-data, and set the charging and/or discharging current-values, based on the setting-data, the drive-circuit outputting as the drive-signal a second drive-signal for matching charging and discharging periods, when receiving an adjustment-instruction
    Type: Grant
    Filed: March 25, 2009
    Date of Patent: January 24, 2012
    Assignees: Semiconductor Components Industries, LLC, Sanyo Semiconductor Co., Ltd.
    Inventors: Fusae Sekine, Naoyuki Ogino
  • Publication number: 20100306439
    Abstract: A data check circuit comprising: a request signal output circuit configured to output a request signal for requesting occupation of a bus to an arbitration circuit configured to arbitrate the occupation of the bus, when a CPU connected, as a bus master, with the bus for accessing a memory outputs an instruction signal for providing an instruction for starting detection of whether or not data stored in the memory is correct; a data acquisition circuit configured to acquire data stored in the memory through the bus, when the arbitration circuit outputs a permission signal for permitting the occupation of the bus based on the request signal; and a data processing circuit configured to perform processing for detecting whether or not the acquired data is correct, the acquired data acquired by the data acquisition circuit.
    Type: Application
    Filed: June 2, 2010
    Publication date: December 2, 2010
    Applicants: SANYO ELECTRIC CO., LTD., SANYO SEMICONDUCTOR CO., LTD.
    Inventor: Naoyuki Ogino
  • Publication number: 20090243557
    Abstract: A phase synchronization circuit comprising: a charging/discharging-circuit to charge/discharge a capacitor in accordance with a drive-signal, charging and/or discharging current-values of the capacitor being settable; an oscillation-circuit to output an oscillation-signal having a frequency corresponding to a charging-voltage; a drive-circuit to output as the drive-signal a first drive-signal for matching charging and discharging periods when a phase-difference and the oscillation-signal is smaller than a predetermined phase-difference and reducing the phase-difference when the phase-difference is greater than the predetermined phase-difference; and a setting-circuit to receive setting-data for setting the charging and/or discharging current-values, hold the setting-data, and set the charging and/or discharging current-values, based on the setting-data, the drive-circuit outputting as the drive-signal a second drive-signal for matching charging and discharging periods, when receiving an adjustment-instruction
    Type: Application
    Filed: March 25, 2009
    Publication date: October 1, 2009
    Applicants: Sanyo Electric Co., Ltd., Sanyo Semiconductor Co., Ltd.
    Inventors: Fusae Sekine, Naoyuki Ogino
  • Patent number: 7120734
    Abstract: An external memory (16) is accessed by either a CD-ROM decoder (10) or an anti-shock controller (12) through an interface. Thus, a single memory can be shared for two purposes, allowing both audio data and MP3 data to be reproduced in an efficient manner.
    Type: Grant
    Filed: June 26, 2001
    Date of Patent: October 10, 2006
    Assignee: Sanyo Electric Co., Ltd.
    Inventor: Naoyuki Ogino
  • Publication number: 20020019906
    Abstract: An external memory (16) is accessed by either a CD-ROM decoder (10) or an anti-shock controller (12) through an interface. Thus, a single memory can be shared for two purposes, allowing both audio data and MP3 data to be reproduced in an efficient manner.
    Type: Application
    Filed: June 27, 2001
    Publication date: February 14, 2002
    Applicant: SANYO ELECTRIC CO., LTD.
    Inventor: Naoyuki Ogino