Patents by Inventor Ngai H. Hong

Ngai H. Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4653030
    Abstract: A semiconductor dynamic read/write memory of the multiplexed-address type employs an on-chip refresh counter which is activated by CAS-before-RAS sequence. This counter is made up of stages almost identical to the row address buffers so the same clocks can be used. Either the address input buffers or the refresh counter stages are gated into second-stage row address buffers, and carry feedback from these second stage buffers to the counter stages is used to increment the counter. The access time of the memory for normal read or write is not degraded by the refresh circuitry.
    Type: Grant
    Filed: August 31, 1984
    Date of Patent: March 24, 1987
    Assignee: Texas Instruments Incorporated
    Inventors: Tadashi Tachibana, Chitranjan N. Reddy, Ngai H. Hong
  • Patent number: 4401904
    Abstract: A random access read/write MOS memory device or the like employs a delay circuit in clock generators to produce small increments of delay. The delay circuit consists of a field effect transistor connected as a transfer device with its gate precharged and the gate-to-source capacitance much larger than the parasitics of the gate node. A larger transistor may be connected to the output node to improve the output waveform by holding down the output voltage at the beginning of a cycle.
    Type: Grant
    Filed: March 24, 1980
    Date of Patent: August 30, 1983
    Assignee: Texas Instruments Incorporated
    Inventors: Lionel S. White, Jr., Ngai H. Hong
  • Patent number: 4247919
    Abstract: A semiconductor memory device forming a static type memory cell uses three field effect transistors. One is connected between a storage node and a bit line so it functions as an access transistor. The storage node is connected to a refresh node through a second transistor having its gate shorted to drain, and the third transistor connects the refresh node to a supply voltage. A voltage dependent capacitor connects the refresh node to a refresh clock. A logic 1 on the storage node turns on the third transistor and charges the refresh node, which turns on the capacitor so the refresh clock is coupled through to turn on the second transistor and refresh the storage node. When a logic 0 is stored, this will not happen.
    Type: Grant
    Filed: June 15, 1979
    Date of Patent: January 27, 1981
    Assignee: Texas Instruments Incorporated
    Inventors: Lionel S. White, Jr., Ngai H. Hong
  • Patent number: 4239991
    Abstract: A clock generator for producing internal waveforms for an MOS dynamic RAM or the like provides a preselected delay period between input and output clocks. A pair-delay circuit including two transistor stages produces the desired delay; a driver circuit provides the necessary high level output. A pair of series transistors in the output of the pair-delay, with the node between the series transistors being precharged, provides a more precise control of the delay over a wide range, and the waveshape of the input to the driver is improved.
    Type: Grant
    Filed: September 7, 1978
    Date of Patent: December 16, 1980
    Assignee: Texas Instruments Incorporated
    Inventors: Ngai H. Hong, Edmund A. Reese
  • Patent number: 4239990
    Abstract: A clock generator for producing internal waveforms for an MOS dynamic RAM or the like provides a preselected delay period between input and output clocks. A pair-delay circuit including two transistor stages produces the desired delay, a driver circuit provides the necessary high level output. A pair of series transistors in the output of the pair-delay, with the node between the series transistors being precharged, provides precise control of the delay over a wide range. Power dissipation is reduced in the driver circuit by avoiding the possibility of d.c. current paths when the reset clock goes high.
    Type: Grant
    Filed: September 7, 1978
    Date of Patent: December 16, 1980
    Assignee: Texas Instruments Incorporated
    Inventors: Ngai H. Hong, Edmund A. Reese, Donald J. Redwine