Patents by Inventor Nicholas F. Pasch

Nicholas F. Pasch has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140185457
    Abstract: Structures and protocols are presented for signaling a status or decision concerning a wireless service or device within a region to a network participant or other communication device (smartphone or motor vehicle, e.g.).
    Type: Application
    Filed: December 31, 2012
    Publication date: July 3, 2014
    Applicant: Elwha LLC
    Inventors: Philip Lionel Barnes, Hon Wah Chin, Howard L. Davidson, Kimberly D.A. Hallman, Roderick A. Hyde, Muriel Y. Ishikawa, Jordin T. Kare, Brian Lee, Richard T. Lord, Robert W. Lord, Craig J. Mundie, Nathan P. Myhrvold, Nicholas F. Pasch, Eric D. Rudder, Clarence T. Tegreene, Marc Tremblay, David B. Tuckerman, Charles Whitmer, Lowell L. Wood, JR.
  • Publication number: 20140187279
    Abstract: Structures and protocols are presented for signaling a status or decision concerning a wireless service or device within a region to a network participant or other communication device (smartphone or motor vehicle, e.g.).
    Type: Application
    Filed: December 31, 2012
    Publication date: July 3, 2014
    Applicant: Elwha LLC
    Inventors: Philip Lionel Barnes, Hon Wah Chin, Howard L. Davidson, Kimberly D.A. Hallman, Roderick A. Hyde, Muriel Y. Ishikawa, Jordin T. Kare, Brian Lee, Richard T. Lord, Robert W. Lord, Craig J. Mundie, Nathan P. Myhrvold, Nicholas F. Pasch, Eric D. Rudder, Clarence T. Tegreene, Marc Tremblay, David B. Tuckerman, Charles Whitmer, Lowell L. Wood, JR.
  • Publication number: 20140187145
    Abstract: Structures and protocols are presented for signaling a status or decision concerning a wireless service or device within a region to a network participant or other communication device (smartphone or motor vehicle, e.g.).
    Type: Application
    Filed: December 31, 2012
    Publication date: July 3, 2014
    Applicant: Elwha LLC
    Inventors: Philip Lionel Barnes, Hon Wah Chin, Howard L. Davidson, Kimberly D.A. Hallman, Roderick A. Hyde, Muriel Y. Ishikawa, Jordin T. Kare, Brian Lee, Richard T. Lord, Robert W. Lord, Craig J. Mundie, Nathan P. Myhrvold, Nicholas F. Pasch, Eric D. Rudder, Clarence T. Tegreene, Marc Tremblay, David B. Tuckerman, Charles Whitmer, Lowell L. Wood, JR.
  • Publication number: 20140189846
    Abstract: Structures and protocols are presented for signaling a status or decision concerning a wireless service or device within a region to a network participant or other communication device (smartphone or motor vehicle, e.g.).
    Type: Application
    Filed: December 31, 2012
    Publication date: July 3, 2014
    Applicant: Elwha LLC
    Inventors: Philip Lionel Barnes, Hon Wah Chin, Howard L. Davidson, Kimberly D.A. Hallman, Roderick A. Hyde, Muriel Y. Ishikawa, Jordin T. Kare, Brian Lee, Richard T. Lord, Robert W. Lord, Craig J. Mundie, Nathan P. Myhrvold, Nicholas F. Pasch, Eric D. Rudder, Clarence T. Tegreene, Marc Tremblay, David B. Tuckerman, Charles Whitmer, Lowell L. Wood, JR.
  • Publication number: 20140187161
    Abstract: Structures and protocols are presented for signaling a status or decision concerning a wireless service or device within a region to a network participant or other communication device (smartphone or motor vehicle, e.g.).
    Type: Application
    Filed: December 31, 2012
    Publication date: July 3, 2014
    Applicant: Elwha LLC
    Inventors: Philip Lionel Barnes, Hon Wah Chin, Howard L. Davidson, Kimberly D.A. Hallman, Roderick A. Hyde, Muriel Y. Ishikawa, Jordin T. Kare, Brian Lee, Richard T. Lord, Robert W. Lord, Craig J. Mundie, Nathan P. Myhrvold, Nicholas F. Pasch, Eric D. Rudder, Clarence T. Tegreene, Marc Tremblay, David B. Tuckerman, Charles Whitmer, Lowell L. Wood, JR.
  • Publication number: 20140136754
    Abstract: A memory device can include a non-volatile memory array and control logic integrated with and distributed over the non-volatile memory array. The control logic can be operable to selectively distribute functionality across the non-volatile memory array.
    Type: Application
    Filed: November 15, 2012
    Publication date: May 15, 2014
    Applicant: Elwha LLC, a limited liability corporation of the State of Delaware
    Inventors: Roderick A. Hyde, Nicholas F. Pasch, Clarence T. Tegreene
  • Publication number: 20080208300
    Abstract: Neural bridge devices for providing ionic communication across damaged or separated portions of a neuron, or between a neuron and an electronic device, are disclosed. The neural bridge devices can include an ionically conductive polymer that may functionally replace the biological conduction of action potentials along an axon, to restore sensory or motor nerve function, and may enhance neuronal healing.
    Type: Application
    Filed: June 23, 2006
    Publication date: August 28, 2008
    Applicant: Seertech Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 7173641
    Abstract: The present invention relates to a printer system that incorporates an electrically addressable array of micro electro-mechanical switches of arbitrary width. In one embodiment, array of micro electro-mechanical switches of arbitrary width that comprises an electrostatic array used to attract fusible toner or electrically charged ink droplets from a hopper or ink jet assembly to a piece of paper or other printable substrate. The electrostatic array uses electrostatic latching to create the charged environment to allow the toner or ink to be attracted from the hopper or ink jet assembly toward the array. A piece of paper is interposed between the array and the hopper or ink jet assembly. Additional micro electro-mechanical switches control the release of the ink droplets from the ink jet assembly. The micro electro-mechanical switches each comprise a sealed cell that relies on pneumatic restoration forces to insure that switch contacts can be successfully broken as desired.
    Type: Grant
    Filed: December 20, 2004
    Date of Patent: February 6, 2007
    Inventors: Nicholas F. Pasch, Glenn C. Sanders
  • Publication number: 20060050028
    Abstract: A cell suitable for use in a flexible display system is disclosed. In one embodiment, a display system can include a first membrane and second membrane maintained in a spaced apart relationship by a first intermediate layer that can also define cells in a matrix. Each such cell can form a pixel or a portion of a pixel in a particular display application. A third membrane can also be coupled to the first membrane, either directly, or through a second intermediate layer. Such a second intermediate layer can include a plurality of buffer structures that can maintain the spaced apart relationship when the display system is bent. Further, the first membrane can include asymmetrical slots. Also, a plurality of row electrodes may be printed on the first membrane and a plurality of column electrodes may be printed on the second membrane. When appropriate voltages are applied to the row and column electrodes, the first membrane will deflect or bend and make mechanical contact with the second membrane.
    Type: Application
    Filed: April 11, 2005
    Publication date: March 9, 2006
    Inventors: Nicholas F. Pasch, Glenn C. Sanders
  • Patent number: 6809824
    Abstract: A process for measuring alignment of latent images in a photoresist layer of an integrated circuit structure on a semiconductor substrate with a test pattern formed in a lower layer on the substrate comprises the steps of forming a test pattern in selected fields of a first layer on a semiconductor substrate, forming a layer of photoresist over the first layer, forming latent images in portions of the photoresist layer lying in the selected fields overlying the test pattern of the first layer; and measuring the alignment of the test pattern in the selected fields of the first layer with the overlying latent images in the photoresist layer using scatterometry.
    Type: Grant
    Filed: November 30, 2001
    Date of Patent: October 26, 2004
    Assignee: LSI Logic Corporation
    Inventors: Colin D. Yates, Nicholas F. Pasch, Nicholas K. Eib
  • Patent number: 6532585
    Abstract: The present invention is a method and apparatus for applying one-dimensional proximity correction to a piece of a mask pattern, by segmenting a first piece of a mask pattern with horizontal dividing lines into a plurality of segments, segmenting a second piece of said mask pattern with said horizontal dividing lines into a second plurality of segments, and applying proximity correction to a first segment from said first plurality of segments taking into consideration a second segment from said second plurality of segments.
    Type: Grant
    Filed: November 14, 2000
    Date of Patent: March 11, 2003
    Assignee: LSI Logic Corporation
    Inventors: Dusan Petranovic, Ranko Scepanovic, Edwin Jones, Richard Schinella, Nicholas F. Pasch, Mario Garza, Keith K. Chao, John V. Jensen, Nicholas K. Eib
  • Patent number: 6499003
    Abstract: The present invention is a method and apparatus for applying proximity correction to a piece of a mask pattern, by segmenting the piece into a plurality of segments, and applying proximity correction to a first segment without taking into consideration the other segments of the piece.
    Type: Grant
    Filed: March 3, 1998
    Date of Patent: December 24, 2002
    Assignee: LSI Logic Corporation
    Inventors: Edwin Jones, Dusan Petranovic, Ranko Scepanovic, Richard Schinella, Nicholas F. Pasch, Mario Garza, Keith K. Chao, John V. Jensen, Nicholas K. Eib
  • Patent number: 6486056
    Abstract: An integrated circuit structure is provided with a local interconnect layer and a first metal interconnect layer which are both capable of bridging over underlying conductive regions. The structure comprises a first dielectric layer formed to a height or thickness equal to or preferably exceeding the height of the highest conductive regions of the underlying integrated circuit devices; a second dielectric layer formed above the first dielectric layer; one or more local interconnects formed in the second dielectric layer; and a thin third dielectric layer formed over the second dielectric layer and the local interconnects therein. The thin third dielectric layer has a thickness not exceeding about 2000 Å, and preferably ranging from about 1000 Å to about 1500 Å. A first layer of metal interconnects is formed over the thin third dielectric layer.
    Type: Grant
    Filed: February 22, 2001
    Date of Patent: November 26, 2002
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasch, Rajat Rakkhit
  • Patent number: 6458508
    Abstract: Increased resolution is available from acid-catalyzed photoresist used in fabricating integrated circuits by inhibiting chemically-basic contaminants from contacting the photoresist placed above an IC structure which emits those chemically-basic contaminants. The inhibition can result from physical barrier characteristics of a barrier layer placed between the contaminant-emitting surface and the overlying layer of photoresist, or the layer of barrier material may contain acid moieties which chemically neutralize the emitted chemically-basic contaminants before the contaminants reach the photoresist.
    Type: Grant
    Filed: February 23, 2001
    Date of Patent: October 1, 2002
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasch, Shumay X. Dou, Colin Yates
  • Patent number: 6455934
    Abstract: A thermally stable inter-metal dielectric for interlayer dielectric material has enhanced adhesiveness by introduction of an adhesive material. The adhesive material may reside only at the interface of the inter-metal dielectric or interlayer dielectric with adjacent metalization and polysilicon layers. A disclosed thermally stable intermetal dielectric is a fluorinated polymer such as polyfluoropyreline. A disclosed adhesive material is a highly polar material such as a thiofluorocarbon. These materials may be deposited by chemical vapor deposition by first activating fluoropyreline monomer and di(thiodifluoromethane) in a heated activation chamber to convert them to a form suitably reactive to form a polymeric dielectric on a wafer surface.
    Type: Grant
    Filed: July 10, 2000
    Date of Patent: September 24, 2002
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 6425117
    Abstract: The system and method performs optical proximity correction on an integrated circuit (IC) mask design by initially performing optical proximity correction on a library of cells that are used to create the IC. The pre-tested cells are imported onto a mask design. All cells are placed a minimum distance apart to ensure that no proximity effects will occur between elements fully integrated in different cells. A one-dimensional optical proximity correction technique is performed on the mask design by performing proximity correction only on those components, e.g., lines, that are not fully integrated within one cell.
    Type: Grant
    Filed: September 29, 1997
    Date of Patent: July 23, 2002
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasch, Nicholas K. Eib, Colin D. Yates, Shumay Dou
  • Patent number: 6418353
    Abstract: Automated photolithography of integrated circuit wafers is enabled with a processor connected to a Rayleigh derator, a form factor generator, a logic synthesizer, a layout generator, a lithography module and a wafer process. The Rayleigh derator receives manufacturing information resulting from yield data in the wafer process, and this manufacturing data is then used to derate the theoretical minimum feature size available for etching wafer masks given a known light source and object lens numerical aperture. This minimum feature size is then used by a form factor generator in sizing transistors in a net list to their smallest manufacturable size. A logic synthesizer then converts the net list into a physical design using a layout generator combined with user defined constraints. This physical design is then used by the mask lithography module to generate wafer masks for use in the semiconductor manufacturing. Manufacturing data including process and.
    Type: Grant
    Filed: April 22, 1998
    Date of Patent: July 9, 2002
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Nicholas F. Pasch, Ashok K. Kapoor
  • Patent number: 6407559
    Abstract: An E-beam generator and detector arrangement sends an electron beam through a series of differentially evacuated vacuum chambers of small size to detect faulty circuitry in individual semiconductor devices. The vacuum chambers are open to one end and are sealed by the semiconductor device without contacting the vacuum chambers. A laser generator is operated by a control system with the E-beam generator and detector arrangement to provide a laser beam in a known physical relationship to the electron beam to correct detected faulty circuitry in the semiconductor devices. The E-beam generator and detector arrangement confirms the correction without further handling of the semiconductor device.
    Type: Grant
    Filed: June 28, 2000
    Date of Patent: June 18, 2002
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 6383414
    Abstract: A process of inhibiting a corrosion of metal plugs formed in integrated circuits is described. The corrosion inhibiting process includes providing a partially fabricated integrated circuit surface including the metal plugs on a polishing pad to carry out chemical-mechanical polishing, introducing slurry including a corrosion inhibiting compound on the polishing pad in sufficient concentration to inhibit corrosion of the metal plugs of the partially fabricated integrated circuit surface, and polishing the partially fabricated integrated circuit surface.
    Type: Grant
    Filed: March 15, 2000
    Date of Patent: May 7, 2002
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: RE38900
    Abstract: Automated photolithography of integrated circuit wafers is enabled with a processor connected to a Rayleigh derator, a form factor generator, a logic synthesizer, a layout generator, a lithography module and a wafer process. The Rayleigh derator receives manufacturing information resulting from yield data in the wafer process, and this manufacturing data is then used to derate the theoretical minimum feature size available for etching wafer masks given a known light source and object lens numerical aperture. This minimum feature size is then used by a form factor generator in sizing transistors in a net list to their smallest manufacturable size. A logic synthesizer then converts the net list into a physical design using a layout generator combined with user defined constraints. This physical design is then used by the mask lithography module to generate wafer masks for use in the semiconductor manufacturing.
    Type: Grant
    Filed: March 19, 1999
    Date of Patent: November 29, 2005
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Nicholas F. Pasch, Ashok K. Kapoor