Patents by Inventor Oleg Rodionov

Oleg Rodionov has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210312045
    Abstract: An apparatus to facilitate mitigation of side-channel attacks in a computer system platform is disclosed. The apparatus comprises a cryptographic circuitry, including a plurality of crypto functional units (CFUs) to perform cryptographic algorithms; and jammer circuitry to generate noise to protect the plurality of CFUs from side-channel attacks.
    Type: Application
    Filed: June 22, 2021
    Publication date: October 7, 2021
    Applicant: Intel Corporation
    Inventors: Anatoli Bolotov, Mikhail Grinchuk, Oleg Rodionov
  • Patent number: 6760904
    Abstract: Apparatus and methods for translating test vectors between a format suitable for use with a standalone integrated circuit tester and a format suitable for use with an in-circuit tester are disclosed. Methods according to the invention include: providing a first test file in a first format that is suitable for use with the standalone integrated circuit tester, and translating the first test file into a second test file in a second format that is suitable for use with the in-circuit tester. Methods according to the invention also include: providing a first test file in a first format that is suitable for use with the in-circuit tester, and translating the first test file into a second test file in a second format that is suitable for use with the standalone integrated circuit tester. Apparatus according to the invention include computer-readable media having stored thereon computer-executable instructions for performing these methods.
    Type: Grant
    Filed: September 2, 1999
    Date of Patent: July 6, 2004
    Assignee: Unisys Corporation
    Inventors: Mark W. Jennion, Oleg Rodionov
  • Patent number: 6353915
    Abstract: A method for evaluating a system of interconnected electronic components is disclosed. According to the method, a library element model is generated for each electronic component in the system, in a format that can be input into an ASIC evaluation tool. A system netlist that represents the electronic components and the interconnections between them is generated, also in a format that can be input into an ASIC evaluation tool. The library element models and the system netlist are input into the ASIC evaluation tool, which is used to evaluate the system.
    Type: Grant
    Filed: April 1, 1999
    Date of Patent: March 5, 2002
    Assignee: Unisys Corporation
    Inventors: Gregory K. Deal, Mark W. Jennion, Oleg Rodionov