Patents by Inventor Olivier Nier

Olivier Nier has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9543214
    Abstract: The invention concerns a method of forming a semiconductor layer having uniaxial stress including: forming, in a semiconductor structure having a stressed semiconductor layer, one or more first isolation trenches in a first direction for delimiting a first dimension of at least one transistor to be formed in said semiconductor structure; forming, in the semiconductor structure, one or more second isolation trenches in a second direction for delimiting a second dimension of the at least one transistor, the first and second isolation trenches being at least partially filled with an insulating material; and before or after the formation of the second isolation trenches, decreasing the viscosity of the insulating material in the first isolation trenches by implanting atoms of a first material into the first isolation trenches, wherein atoms of the first material are not implanted into the second isolation trenches.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: January 10, 2017
    Assignees: STMICROELECTRONICS SA, STMICROELECTRONICS (CROLLES 2) SAS, STMICROELECTRONICS, INC.
    Inventors: Denis Rideau, Elise Baylac, Emmanuel Josse, Pierre Morin, Olivier Nier
  • Patent number: 9331175
    Abstract: The disclosure concerns a method of stressing a semiconductor layer comprising: depositing, over a semiconductor on insulator (SOI) structure having a semiconductor layer in contact with an insulating layer, a stress layer; locally stressing said semiconductor layer by forming one or more openings in said stress layer, said openings being aligned with first regions of said semiconductor layer in which transistor channels are to be formed; and deforming second regions of said insulating layer adjacent to said first regions by temporally decreasing, by annealing, the viscosity of said insulator layer.
    Type: Grant
    Filed: August 5, 2014
    Date of Patent: May 3, 2016
    Assignees: STMicroelectronics SA, STMicroelectronics, Inc.
    Inventors: Pierre Morin, Denis Rideau, Olivier Nier
  • Patent number: 9318372
    Abstract: One or more embodiments of the disclosure concerns a method of forming a stressed semiconductor layer involving: forming, in a surface of a semiconductor structure having a semiconductor layer in contact with an insulator layer, at least two first trenches in a first direction; introducing, via the at least two first trenches, a stress in the semiconductor layer and temporally decreasing, by annealing, the viscosity of the insulator layer; and extending the depth of the at least two first trenches to form first isolation trenches in the first direction delimiting a first dimension of at least one transistor to be formed in the semiconductor structure.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: April 19, 2016
    Assignees: STMicroelectronics SA, STMicroelectronics (Crolles 2) SAS, STMicroelectronics, Inc.
    Inventors: Olivier Nier, Denis Rideau, Pierre Morin, Emmanuel Josse
  • Patent number: 9305828
    Abstract: One or more embodiments of the invention concerns a method of forming a semiconductor layer having uniaxial stress including: forming, in a surface of a semiconductor structure having a stressed semiconductor layer and an insulator layer, at least two first trenches in a first direction delimiting a first dimension of at least one first transistor to be formed in the semiconductor structure; performing a first anneal to decrease the viscosity of the insulating layer; and forming, in the surface after the first anneal, at least two second trenches in a second direction delimiting a second dimension of the at least one transistor.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: April 5, 2016
    Assignees: STMicroelectronics SA, STMicroelectronics (Crolles 2) SAS
    Inventors: Denis Rideau, Emmanuel Josse, Olivier Nier
  • Patent number: 9240466
    Abstract: The disclosure concerns a method of stressing a semiconductor layer comprising: forming, over a silicon on insulator structure having a semiconductor layer in contact with an insulating layer, one or more stressor blocks aligned with first regions of said semiconductor layer in which transistor channels are to be formed, wherein said stressor blocks are stressed such that they locally stress said semiconductor layer; and deforming second regions of said insulating layer adjacent to said first regions by temporally decreasing, by annealing, the viscosity of said insulator layer.
    Type: Grant
    Filed: August 4, 2014
    Date of Patent: January 19, 2016
    Assignees: STMicroelectronics SA, STMicroelectronics, Inc.
    Inventors: Pierre Morin, Denis Rideau, Olivier Nier
  • Publication number: 20150118805
    Abstract: The invention concerns a method of forming a semiconductor layer having uniaxial stress including: forming, in a semiconductor structure having a stressed semiconductor layer, one or more first isolation trenches in a first direction for delimiting a first dimension of at least one transistor to be formed in said semiconductor structure; forming, in the semiconductor structure, one or more second isolation trenches in a second direction for delimiting a second dimension of the at least one transistor, the first and second isolation trenches being at least partially filled with an insulating material; and before or after the formation of the second isolation trenches, decreasing the viscosity of the insulating material in the first isolation trenches by implanting atoms of a first material into the first isolation trenches, wherein atoms of the first material are not implanted into the second isolation trenches.
    Type: Application
    Filed: October 28, 2014
    Publication date: April 30, 2015
    Inventors: Denis Rideau, Elise Baylac, Emmanuel Josse, Pierre Morin, Olivier Nier
  • Publication number: 20150118823
    Abstract: One or more embodiments of the disclosure concerns a method of forming a stressed semiconductor layer involving: forming, in a surface of a semiconductor structure having a semiconductor layer in contact with an insulator layer, at least two first trenches in a first direction; introducing, via the at least two first trenches, a stress in the semiconductor layer and temporally decreasing, by annealing, the viscosity of the insulator layer; and extending the depth of the at least two first trenches to form first isolation trenches in the first direction delimiting a first dimension of at least one transistor to be formed in the semiconductor structure.
    Type: Application
    Filed: October 28, 2014
    Publication date: April 30, 2015
    Inventors: Olivier Nier, Denis Rideau, Pierre Morin, Emmanuel Josse
  • Publication number: 20150118824
    Abstract: One or more embodiments of the invention concerns a method of forming a semiconductor layer having uniaxial stress including: forming, in a surface of a semiconductor structure having a stressed semiconductor layer and an insulator layer, at least two first trenches in a first direction delimiting a first dimension of at least one first transistor to be formed in the semiconductor structure; performing a first anneal to decrease the viscosity of the insulating layer; and forming, in the surface after the first anneal, at least two second trenches in a second direction delimiting a second dimension of the at least one transistor.
    Type: Application
    Filed: October 28, 2014
    Publication date: April 30, 2015
    Inventors: Denis Rideau, Emmanuel Josse, Olivier Nier
  • Publication number: 20150044827
    Abstract: The disclosure concerns a method of stressing a semiconductor layer comprising: depositing, over a semiconductor on insulator (SOI) structure having a semiconductor layer in contact with an insulating layer, a stress layer; locally stressing said semiconductor layer by forming one or more openings in said stress layer, said openings being aligned with first regions of said semiconductor layer in which transistor channels are to be formed; and deforming second regions of said insulating layer adjacent to said first regions by temporally decreasing, by annealing, the viscosity of said insulator layer.
    Type: Application
    Filed: August 5, 2014
    Publication date: February 12, 2015
    Inventors: Pierre Morin, Denis Rideau, Olivier Nier
  • Publication number: 20150044826
    Abstract: The disclosure concerns a method of stressing a semiconductor layer comprising: forming, over a silicon on insulator structure having a semiconductor layer in contact with an insulating layer, one or more stressor blocks aligned with first regions of said semiconductor layer in which transistor channels are to be formed, wherein said stressor blocks are stressed such that they locally stress said semiconductor layer; and deforming second regions of said insulating layer adjacent to said first regions by temporally decreasing, by annealing, the viscosity of said insulator layer.
    Type: Application
    Filed: August 4, 2014
    Publication date: February 12, 2015
    Inventors: Pierre Morin, Denis Rideau, Olivier Nier