Patents by Inventor Oscar M. Siguenza

Oscar M. Siguenza has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9614386
    Abstract: Aspects of the disclosure provide a circuit. The circuit includes a switch and a switch controller. The switch is between a first node that receives a first power supply and a second node, and is controlled to couple/decouple the second node with the first node to switch on/off a second power supply at the second node. The switch controller is configured to generate a switch control signal to control a charging current flowing through the switch to switch on the second power supply.
    Type: Grant
    Filed: December 7, 2012
    Date of Patent: April 4, 2017
    Assignee: Marvell World Trade Ltd.
    Inventors: Pantas Sutardja, Oscar M. Siguenza, Bin Jiang, Hsien-Chih Chao, Devang Trivedi
  • Patent number: 9559672
    Abstract: In one or more embodiments, an integrated circuit includes a programmable memory, a key generation module and a module. The programmable memory is to maintain a first key portion. The key generation module is to generate a key using the first key portion from the programmable memory and a second key portion received via a memory interface. The module is to encrypt or decrypt data using the key.
    Type: Grant
    Filed: April 15, 2013
    Date of Patent: January 31, 2017
    Assignee: Marvell International Ltd.
    Inventors: Vinay Chitturi, Oscar M. Siguenza
  • Patent number: 8427216
    Abstract: A circuit configured to resist a radiation strike includes a latch having an input node and an output node, and a first resistive element configured to be coupled to the first input node to resist a change of a state data at the input node from a radiation strike. The circuit further includes an input stage coupled to the input node and configured to be clocked to transfer the state data to the latch. The circuit further includes a pass circuit configured to be clocked after the input stage to couple the first resistive element to the input node after the input stage transfers the state data to the latch.
    Type: Grant
    Filed: September 12, 2011
    Date of Patent: April 23, 2013
    Assignee: Marvell International Ltd.
    Inventors: Vinay Chitturi, Oscar M. Siguenza
  • Patent number: 6184711
    Abstract: A low impact buffer structure disposed in unused silicon area in a signal line routing channel between logic cell rows of an integrated circuit. In a buffer cell according to the invention, power to the buffer is provided by the power supply rails of one or more nearby logic cell rows. Both the connections to the supply rails and the connections between the transistors of the buffer cell are constructed of a polysilicon material and/or lower metal layer. In this manner, the buffer cell does not significantly impact the routing of metal signal lines in the signal line routing channel. In addition, the buffer cells can be arranged in a “staggered” configuration wherein separate buffers are provided in individual routing tracks of a signal line routing channel, further reducing the possibility of interference with normal signal routing.
    Type: Grant
    Filed: May 28, 1998
    Date of Patent: February 6, 2001
    Assignee: LSI Logic Corporation
    Inventors: Stefan Graef, Oscar M. Siguenza