Patents by Inventor Pascale Mazoyer

Pascale Mazoyer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9219286
    Abstract: A housing includes a body with a first silicon element and a second porous silicon element, at least one first cavity provided in the porous silicon element, a first electrically conducting contact area electrically coupled to at least a portion of at least one internal wall of the at least one first cavity, and a second electrically conducting contact area electrically coupled to a different portion of the at least one internal wall of the second porous silicon element of the at least one first cavity, wherein the two contact areas are electrically isolated from each other.
    Type: Grant
    Filed: December 12, 2011
    Date of Patent: December 22, 2015
    Assignees: STMicroelectronics SA, STMicroelectronics (Crolles 2) SAS
    Inventors: Pascale Mazoyer, Aomar Halimaoui
  • Publication number: 20150021668
    Abstract: An image sensor cell formed inside and on top of a substrate of a first conductivity type includes: a storage region of the second conductivity type; a read region of the second conductivity type; a transfer region located between the storage region and the read region; and a transfer gate topping the transfer region and which does not or does not totally top the storage region. The transfer region comprises a first area of the first conductivity type in the vicinity of the storage region, and a second area of the second conductivity type extending between the first area and the read region.
    Type: Application
    Filed: July 18, 2014
    Publication date: January 22, 2015
    Inventors: Francois Roy, Julien Michelot, Pascale Mazoyer
  • Publication number: 20130273440
    Abstract: A housing includes a body with a first silicon element and a second porous silicon element, at least one first cavity provided in the porous silicon element, a first electrically conducting contact area electrically coupled to at least a portion of at least one internal wall of the at least one first cavity, and a second electrically conducting contact area electrically coupled to a different portion of the at least one internal wall of the second porous silicon element of the at least one first cavity, wherein the two contact areas are electrically isolated from each other.
    Type: Application
    Filed: December 12, 2011
    Publication date: October 17, 2013
    Applicants: STMicroelectronics (Crolles 2) SAS, STMicroelectronics S.A.
    Inventors: Pascale Mazoyer, Aomar Halimaoui
  • Patent number: 8410539
    Abstract: A MOS transistor comprising a conductive extension of its source region, insulated from its substrate, and partially extending under its channel.
    Type: Grant
    Filed: February 14, 2007
    Date of Patent: April 2, 2013
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Pascale Mazoyer, Germain Bossu
  • Patent number: 8186568
    Abstract: A process for assembling two parts of an integrated electronic circuit has two successive steps. During a first step, the two circuit parts are made into a single unit by molecular bonding, realized on respective application surfaces of the two parts. During a second step, electrical connections are formed from connection portions already present in the application surfaces of the two circuit parts. The connections formed extend across the bonding interface, and are compatible with a high reliability and a high level of integration of the circuit.
    Type: Grant
    Filed: February 21, 2008
    Date of Patent: May 29, 2012
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Philippe Coronel, Perceval Coudrain, Pascale Mazoyer
  • Patent number: 7829877
    Abstract: A memory structure has an access transistor connected in series with a programmable resistive element, wherein the programmable resistive element comprises on a semiconductor substrate; an insulated layer with a cavity comprising: a first layer lining the lateral surfaces and the bottom of the said cavity and impermeable to the diffusion of metal; a second layer made of porous material on the said first layer; a third layer of metallic material allowing to realize a contact electrode susceptible to spread within the said formed porous material of the second layer. Diffusion of metallic ions within the said second layer is controlled by the joint action of an electric field and temperature. A manufacturing process is also described.
    Type: Grant
    Filed: April 16, 2009
    Date of Patent: November 9, 2010
    Assignee: STMicroelectronics S.A.
    Inventors: Pascale Mazoyer, Germain Bossu
  • Patent number: 7709875
    Abstract: A memory cell with one MOS transistor formed in a floating body region isolated on its lower surface by a junction. A region of the same conductivity type as the floating body region but more heavily doped than said region is arranged under the drain region of the MOS transistor.
    Type: Grant
    Filed: July 25, 2006
    Date of Patent: May 4, 2010
    Assignee: STMicroelectronics Crolles 2 SAS
    Inventors: Alexandre Villaret, Pascale Mazoyer, Rossella Ranica
  • Publication number: 20100067310
    Abstract: A MOS transistor comprising a conductive extension of its source region, insulated from its substrate, and partially extending under its channel.
    Type: Application
    Filed: February 14, 2007
    Publication date: March 18, 2010
    Applicant: STMicroelectronics Crolles 1 SAS
    Inventors: Pascale Mazoyer, Germain Bossu
  • Publication number: 20090267046
    Abstract: A memory structure has an access transistor connected in series with a programmable resistive element, wherein the programmable resistive element comprises on a semiconductor substrate; an insulated layer with a cavity comprising: a first layer lining the lateral surfaces and the bottom of the said cavity and impermeable to the diffusion of metal; a second layer made of porous material on the said first layer; a third layer of metallic material allowing to realize a contact electrode susceptible to spread within the said formed porous material of the second layer. Diffusion of metallic ions within the said second layer is controlled by the joint action of an electric field and temperature. A manufacturing process is also described.
    Type: Application
    Filed: April 16, 2009
    Publication date: October 29, 2009
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Pascale Mazoyer, Germain Bossu
  • Patent number: 7541636
    Abstract: A memory cell with one transistor on a floating body region isolated by its lower surface by a junction. According to the present invention, the junction is non-planar and, for example, includes a protrusion directed towards the transistor surface.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: June 2, 2009
    Assignee: STMicroelectronics Crolles SAS
    Inventors: Rossella Ranica, Alexandre Villaret, Pascale Mazoyer
  • Publication number: 20080205027
    Abstract: A process for assembling two parts of an integrated electronic circuit has two successive steps. During a first step, the two circuit parts are made into a single unit by molecular bonding, realized on respective application surfaces of the two parts. During a second step, electrical connections are formed from connection portions already present in the application surfaces of the two circuit parts. The connections formed extend across the bonding interface, and are compatible with a high reliability and a high level of integration of the circuit.
    Type: Application
    Filed: February 21, 2008
    Publication date: August 28, 2008
    Applicant: STMICROELECTRONICS (CROLLES 2) SAS
    Inventors: Philippe Coronel, Perceval Coudrain, Pascale Mazoyer
  • Patent number: 7259414
    Abstract: This integrated circuit comprises a capacitor (23) formed above a substrate (1) inside a first cavity in a dielectric and comprising a first electrode, a second electrode, a thin dielectric layer placed between the two electrodes, and a structure (7) for connection to the capacitor. The connection structure is formed at the same level as the capacitor in a second cavity narrower than the first cavity, the said second cavity being completely filled by an extension of at least one of the electrodes of the capacitor.
    Type: Grant
    Filed: August 14, 2002
    Date of Patent: August 21, 2007
    Assignee: STMicroelectronics SA
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Patent number: 7202518
    Abstract: An integrated dynamic random access memory element includes two cells for the storage of two respective bits. A source region and a drain region are included. Each cell comprises a field-effect transistor having a gate and an intermediate portion which extend between the source and drain regions. A channel is provided in the intermediate portion of the transistor for each cell. A polarization electrode is placed between the respective intermediate portions of the two transistors. This polarization electrode is capacitively coupled to the intermediate portion of each transistor and is used to store the first and second bits.
    Type: Grant
    Filed: June 25, 2004
    Date of Patent: April 10, 2007
    Assignee: STMicroelectronics S.A.
    Inventors: Francois Jacquet, Philippe Candellier, Robin Cerutti, Philippe Coronel, Pascale Mazoyer
  • Publication number: 20070023809
    Abstract: A memory cell with one MOS transistor formed in a floating body region isolated on its lower surface by a junction. A region of the same conductivity type as the floating body region but more heavily doped than said region is arranged under the drain region of the MOS transistor.
    Type: Application
    Filed: July 25, 2006
    Publication date: February 1, 2007
    Applicant: STMicroelectronics S.A.
    Inventors: Alexandre Villaret, Pascale Mazoyer, Rossella Ranica
  • Publication number: 20070013030
    Abstract: A memory cell with one transistor on a floating body region isolated by its lower surface by a junction. According to the present invention, the junction is non-planar and, for example, includes a protrusion directed towards the transistor surface.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 18, 2007
    Applicant: STMicroelectronics Crolles 2 SAS
    Inventors: Rossella Ranica, Alexandre Villaret, Pascale Mazoyer
  • Publication number: 20070001165
    Abstract: A memory cell with one MOS transistor formed in a floating body region in which the lower surface of the source and drain regions, outside of the source extension and drain extension regions, rests on an insulating layer.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 4, 2007
    Applicant: STMicroelectronics Crolles 2 SAS
    Inventors: Rossella Ranica, Alexandre Villaret, Pascale Mazoyer
  • Patent number: 7042039
    Abstract: An integrated memory circuit includes at least one memory cell formed by a single transistor whose gate (GR) has a lower face insulated from a channel region by an insulation layer containing a succession of potential wells, which are substantially arranged at a distance from the gate and from the channel region in a plane substantially parallel to the lower face of the gate. The potential wells are capable of containing an electric charge which is confined in the plane and can be controlled to move in the plane towards a first confinement region next to the source region or towards a second confinement region next to the drain region so as to define two memory states for the cell.
    Type: Grant
    Filed: November 5, 2003
    Date of Patent: May 9, 2006
    Assignee: STMicroelectronics SA
    Inventors: Pascale Mazoyer, Alexandre Villaret, Thomas Skotnicki
  • Patent number: 7008842
    Abstract: Process for fabricating a component, such as a capacitor in an integrated circuit, and integrated component, in which process and component a first electrode is in the form of a cup; a layer made of a dielectric covers at least the wall of the first electrode; a second electrode fills the cup; a first electrical connection via lies above the second electrode; and a second electrical connection via lies laterally with respect to and at a predetermined distance from the first electrode and is connected to the first electrode.
    Type: Grant
    Filed: May 1, 2002
    Date of Patent: March 7, 2006
    Assignee: STMicroelectronics, S.A.
    Inventors: Pascale Mazoyer, Christian Caillat
  • Patent number: 6958505
    Abstract: There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.
    Type: Grant
    Filed: September 18, 2001
    Date of Patent: October 25, 2005
    Assignee: STMicroelectronics S.A.
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Publication number: 20050184325
    Abstract: An integrated dynamic random access memory element includes two cells for the storage of two respective bits. A source region and a drain region are included. Each cell comprises a field-effect transistor having a gate and an intermediate portion which extend between the source and drain regions. A channel is provided in the intermediate portion of the transistor for each cell. A polarization electrode is placed between the respective intermediate portions of the two transistors. This polarization electrode is capacitively coupled to the intermediate portion of each transistor and is used to store the first and second bits.
    Type: Application
    Filed: June 25, 2004
    Publication date: August 25, 2005
    Inventors: Francois Jacquet, Philippe Candellier, Robin Cerutti, Philippe Coronel, Pascale Mazoyer