Patents by Inventor Patrick F. O'CONNELL

Patrick F. O'CONNELL has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11978494
    Abstract: A method of operating a memory device that includes the steps of receiving a read command and a target address in a non-volatile memory (NVM) array, in which the NVM array is divided into a plurality of blocks based on row and column addresses, performing a read operation on NVM cells in the target address and coupling an output of each NVM cell read to a sensing circuit, generating a local reference voltage based on a base reference voltage and an adjustment reference voltage corresponding to the target address of the NVM cells being read and a block that the NVM cells belong thereto, and offsetting the base reference voltage with the adjustment reference voltage, and coupling the local reference voltage to the sensing circuit. Other embodiments are also described.
    Type: Grant
    Filed: February 17, 2023
    Date of Patent: May 7, 2024
    Assignee: Infineon Technologies LLC
    Inventors: Edwin Kim, Alan D. Devilbiss, Kapil Jain, Patrick F. O'Connell, Franklin Brodsky, Shan Sun, Fan Chu
  • Publication number: 20230267983
    Abstract: A method of operating a memory device that includes the steps of receiving a read command and a target address in a non-volatile memory (NVM) array, in which the NVM array is divided into a plurality of blocks based on row and column addresses, performing a read operation on NVM cells in the target address and coupling an output of each NVM cell read to a sensing circuit, generating a local reference voltage based on a base reference voltage and an adjustment reference voltage corresponding to the target address of the NVM cells being read and a block that the NVM cells belong thereto, and offsetting the base reference voltage with the adjustment reference voltage, and coupling the local reference voltage to the sensing circuit. Other embodiments are also described.
    Type: Application
    Filed: February 17, 2023
    Publication date: August 24, 2023
    Applicant: Infineon Technologies LLC
    Inventors: Edwin KIM, Alan D. DEVILBISS, Kapil JAIN, Patrick F. O'CONNELL, Franklin BRODSKY, Shan SUN, Fan CHU
  • Patent number: 6889369
    Abstract: A method for determining critical timing path sensitivities of macros in a semiconductor device includes configuring a timing parameter of a particular macro in the semiconductor device; determining a first maximum operating frequency of the semiconductor device configured in accordance with the timing parameter; changing the timing parameter of the particular macro; determining a second maximum operating frequency of the semiconductor device configured in accordance with the changed timing parameter; and determining a contribution of the selected macro to a critical timing path of the semiconductor device based on the first and second maximum operating frequencies. A system for testing a semiconductor device having a plurality of macros includes a tester and a controller.
    Type: Grant
    Filed: July 26, 2001
    Date of Patent: May 3, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Terence M. Clifton, Patrick F. O'Connell, II, Spencer A. Petersen