Patents by Inventor Paul Evans Bakeman, Jr.

Paul Evans Bakeman, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5952160
    Abstract: A method of exposing a radiation-sensitive medium through a mask and using an imaging system having a given depth of focus to control for pattern dependent distortion. The steps comprise: providing the radiation-sensitive medium within the depth of focus of the imaging system; providing radiation to the radiation-sensitive medium through the mask; providing the radiation-sensitive medium fully outside the depth of focus of the imaging system; and providing radiation to the radiation-sensitive medium through the mask. Corrections are automatically made by providing the radiation-sensitive medium fully outside the depth of focus of the imaging system, since in that regime the mask operates as a gray-scale mask, with the amount of light passing through any region of the mask dependent on the transmission of the masking pattern in that region.
    Type: Grant
    Filed: November 20, 1996
    Date of Patent: September 14, 1999
    Assignee: International Business Machines Corporation
    Inventors: Paul Evans Bakeman, Jr., Albert Stephan Bergendahl
  • Patent number: 5943254
    Abstract: Multichip semiconductor structures with consolidated circuitry are disclosed, along with programmable electrostatic discharge (ESD) protection circuits for chip input/output (I/O) nodes. The multichip structures include a first semiconductor chip having a first circuit at least partially providing a first predetermined circuit function, and a second semiconductor chip electrically and mechanically coupled to the first semiconductor chip. The second semiconductor device chip has a second circuit that at least partially provides a circuit function to the first circuit of the first semiconductor chip. In one embodiment, the first semiconductor chip includes a memory array chip, while the second semiconductor chip includes a logic chip wherein at least some peripheral circuitry necessary for accessing the memory array of the memory array chip resides within the logic chip. This allows the removal of redundant circuitry from identical chips of a multichip structure.
    Type: Grant
    Filed: August 28, 1997
    Date of Patent: August 24, 1999
    Assignee: International Business Machines Corporation
    Inventors: Paul Evans Bakeman, Jr., Claude Louis Bertin, Erik Leight Hedberg, James Marc Leas, Steven Howard Voldman
  • Patent number: 5930098
    Abstract: Interchip and intrachip electrical discharge suppression connections or networks are disclosed for three-dimensional multichip semiconductor structures. The interchip suppression networks electrically intercouple the power planes of the semiconductor device chips in the structure. This, in combination with conventional intrachip suppression networks present on the external connects or input/output pins of the individual chips in the structure, provides complete power plane-to-power plane, external connect-to-power plane and external connect-to-external connect protection against electrical discharge events, such as an electrostatic discharge occurring during handling and testing of the structure. The interchip electrical discharge suppression networks can be placed on an end layer or end semiconductor chip of the three-dimensional multichip semiconductor structure and connect to individual chips in the structure via an edge surface metallization.
    Type: Grant
    Filed: July 10, 1997
    Date of Patent: July 27, 1999
    Assignee: International Business Machines Corporation
    Inventors: Steven Howard Voldman, Paul Evans Bakeman, Jr.
  • Patent number: 5764342
    Abstract: A method of exposing a radiation-sensitive medium through a mask and using an imaging system having a given depth of focus to control for pattern dependent distortion. The steps comprise: providing the radiation-sensitive medium within the depth of focus of the imaging system; providing radiation to the radiation-sensitive medium through the mask; providing the radiation-sensitive medium fully outside the depth of focus of the imaging system; and providing radiation to the radiation-sensitive medium through the mask. Corrections are automatically made by providing the radiation-sensitive medium fully outside the depth of focus of the imaging system, since in that regime the mask operates as a grey-scale mask, with the amount of light passing through any region of the mask dependent on the transmission of the masking pattern in that region.
    Type: Grant
    Filed: November 20, 1996
    Date of Patent: June 9, 1998
    Assignee: International Business Machines Corporation
    Inventors: Paul Evans Bakeman, Jr., Albert Stephan Bergendahl
  • Patent number: 5731246
    Abstract: A conductive layer in a semiconductor device is protected against chemical attack by a photoresist developer by forming a protective film overlying the conductive layer. The protective film is formed using a chemical reaction that occurs through defects in a passivation layer that was previously formed overlying the conductive layer. The chemical reaction substantially occurs at the surface of the conductive layer and chemically converts portions thereof in forming the protective film. Preferably, the conductive layer is aluminum or an alloy thereof containing copper and/or silicon, and the protective film is aluminum oxide formed on the aluminum layer to protect it from corrosion by tetramethyl ammonium hydroxide (TMAH). The passivation layer is TiN, and the chemical reaction used is oxidation of the aluminum layer through defects in the overlying TiN layer by placing in an ozone asher.
    Type: Grant
    Filed: October 15, 1996
    Date of Patent: March 24, 1998
    Assignee: International Business Machines Corporation
    Inventors: Paul Evans Bakeman, Jr., Hyun Koo Lee, Stephen Ellinwood Luce
  • Patent number: 5703747
    Abstract: Interchip and intrachip electrical discharge suppression connections or networks are disclosed for three-dimensional multichip semiconductor structures. The interchip suppression networks electrically intercouple the power planes of the semiconductor device chips in the structure. This, in combination with conventional intrachip suppression networks present on the external connects or input/output pins of the individual chips in the structure, provides complete power plane-to-power plane, external connect-to-power plane and external connect-to-external connect protection against electrical discharge events, such as an electrostatic discharge occurring during handling and testing of the structure. The interchip electrical discharge suppression networks can be placed on an end layer or end semiconductor chip of the three-dimensional multichip semiconductor structure and connect to individual chips in the structure via an edge surface metallization.
    Type: Grant
    Filed: February 22, 1995
    Date of Patent: December 30, 1997
    Inventors: Steven Howard Voldman, Paul Evans Bakeman, Jr.