Patents by Inventor Peter J. Hopper

Peter J. Hopper has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130141089
    Abstract: A giant magneto-impedance (GMI) magnetometer is formed in a semiconductor wafer fabrication sequence, which significantly reduces the size and cost of the GMI magnetometer. The semiconductor wafer fabrication sequence forms a magnetic conductor, a non-magnetic conductor that is wrapped around the magnetic conductor as a coil, and non-magnetic conductors that touch the opposite ends of the magnetic conductor.
    Type: Application
    Filed: December 1, 2011
    Publication date: June 6, 2013
    Inventors: Terry Dyer, Anuraag Mohan, Peter J. Hopper
  • Patent number: 8453494
    Abstract: A semiconductor-based gas detector enhances the collection of gas molecules and also provides a self-contained means for removing collected gas molecules by utilizing one or more electric fields to transport the gas molecules to and away from a metallic material that has a high permeability to the gas molecules.
    Type: Grant
    Filed: September 13, 2010
    Date of Patent: June 4, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Jeffrey A. Babcock, Peter J. Hopper, Yuri Mirgorodski
  • Patent number: 8450830
    Abstract: A plurality of sequential electro-deposition, planarization and insulator deposition steps are performed over a patterned thick photoresist film to form a laminated ferromagnetic alloy core for micro-fabricated inductors and transformers. The use of a plurality of contiguous thin laminations within deep patterns on non-removable photoresist film provides sufficient volume of magnetic film in, for example, high frequency applications, and reduces eddy current loss at high frequency.
    Type: Grant
    Filed: September 12, 2011
    Date of Patent: May 28, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, William French, Andrei Papou, Dok Won Lee
  • Publication number: 20130130439
    Abstract: A thermally conductive substrate for suitable for use as a three dimensional heat sink for electrical device systems. The substrate comprises a base element with a cavity comprising a recessed device mounting site. Associated device systems include one or more devices arranged in the three dimensional heat sink which can be encapsulated into a device package and associated construction methodologies.
    Type: Application
    Filed: November 21, 2011
    Publication date: May 23, 2013
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventor: Peter J. HOPPER
  • Publication number: 20130099334
    Abstract: A z-axis fluxgate magnetometer is formed in a semiconductor wafer fabrication sequence, which significantly reduces the size and cost of the fluxgate magnetometer. The semiconductor wafer fabrication sequence forms a vertical magnetic core structure, a first wire structure wound around the magnetic core structure, and a second wire structure wound around the magnetic core structure.
    Type: Application
    Filed: October 19, 2011
    Publication date: April 25, 2013
    Inventors: Anuraag Mohan, Peter J. Hopper
  • Publication number: 20130062725
    Abstract: A galvanic isolation system provides galvanic isolation in digital transfer integrated circuits by using conductivity modulation of the semiconductor substrate. Modulation of the conductivity of the substrate affects eddy current losses of a (differential) RF inductor that is isolated from the substrate by a sufficient amount of dielectric material, which provides a basis for signal transfer from the modulated substrate to the inductor across the isolation barrier.
    Type: Application
    Filed: September 12, 2011
    Publication date: March 14, 2013
    Inventors: Peter J. Hopper, Peter Smeys, William French, Andrei Papou, Chaudhuri Dutt Adilti
  • Publication number: 20130062729
    Abstract: A plurality of sequential electro-deposition, planarization and insulator deposition steps are performed over a patterned thick photoresist film to form a laminated ferromagnetic alloy core for micro-fabricated inductors and transformers. The use of a plurality of contiguous thin laminations within deep patterns on non-removable photoresist film provides sufficient volume of magnetic film in, for example, high frequency applications, and reduces eddy current loss at high frequency.
    Type: Application
    Filed: September 12, 2011
    Publication date: March 14, 2013
    Inventors: Peter J. Hopper, William French, Andrei Papou, Dok Won Lee
  • Patent number: 8390025
    Abstract: A photodetector detects the absence or presence of light by detecting a change in the inductance of a coil. The magnetic field generated when a current flows through the coil passes through an electron-hole generation region. Charged particles in the electron-hole generation region come under the influence of the magnetic field, and generate eddy currents whose magnitudes depend on whether light is absent or present. The eddy currents generate a magnetic field that opposes the magnetic field generated by current flowing through the coil.
    Type: Grant
    Filed: January 11, 2011
    Date of Patent: March 5, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Ann Gabrys, Peter J. Hopper, William French, Kyuwoon Hwang
  • Patent number: 8390093
    Abstract: A galvanic isolation system provides galvanic isolation in digital transfer integrated circuits by using conductivity modulation of the semiconductor substrate. Modulation of the conductivity of the substrate affects eddy current losses of a (differential) RF inductor that is isolated from the substrate by a sufficient amount of dielectric material, which provides a basis for signal transfer from the modulated substrate to the inductor across the isolation barrier.
    Type: Grant
    Filed: September 12, 2011
    Date of Patent: March 5, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, Peter Smeys, William French, Andrei Papou, Aditi Dutt Chaudhuri
  • Publication number: 20130049916
    Abstract: A galvanic die has signal structures and a transformer structure that provide galvanically-isolated signal and power paths for a high-voltage die and a low-voltage die, which are both physically supported by the galvanic die and electrically connected to the signal and transformer structures of the galvanic die.
    Type: Application
    Filed: August 26, 2011
    Publication date: February 28, 2013
    Inventors: Ann Gabrys, William French, Peter J. Hopper, Dok Won Lee, Peter Johnson
  • Publication number: 20130049749
    Abstract: A fluxgate magnetometer is formed in a semiconductor wafer fabrication sequence, which significantly reduces the size and cost of the fluxgate magnetometer. The semiconductor wafer fabrication sequence attaches a die, which has drive and sense circuits, to the bottom surface of a cavity formed in a larger structure, and forms drive and sense coils around a magnetic core structure on the top surface of the larger structure.
    Type: Application
    Filed: August 26, 2011
    Publication date: February 28, 2013
    Inventors: Anuraag Mohan, Peter J. Hopper
  • Patent number: 8378776
    Abstract: A galvanic die has signal structures and a transformer structure that provide galvanically-isolated signal and power paths for a high-voltage die and a low-voltage die, which are both physically supported by the galvanic die and electrically connected to the signal and transformer structures of the galvanic die.
    Type: Grant
    Filed: August 26, 2011
    Date of Patent: February 19, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Ann Gabrys, William French, Peter J. Hopper, Dok Won Lee, Peter Johnson
  • Patent number: 8377792
    Abstract: An interdigitated semiconductor capacitor with a large number of plates and a capacitance in the micro-farad range is formed on a wafer with only a single lithography step by depositing each odd layer of metal through a first shadow mask that lies spaced apart from the wafer, and each even layer of metal through a second shadow mask that lies spaced apart from the wafer.
    Type: Grant
    Filed: April 7, 2010
    Date of Patent: February 19, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, William French, Peter Smeys, Peter Johnson
  • Patent number: 8378460
    Abstract: Multiple wafers that each has multiple high-precision circuits and corresponding trim control circuits are batch trimmed in a process where each wafer is formed to include openings that expose trimmable circuit elements that are internal to the circuitry of the high-precision circuits. The high-precision circuits and trim control circuits are electrically activated during the trimming phase by metal traces that run along the saw streets. The method attaches a wafer contact structure to each wafer to electrically activate the metal traces. The method places the wafers with the wafer contact structures into a solution where the exposed trimmable circuit elements are electroplated or anodized when the actual output voltage of a high-precision circuit does not match the predicted output voltage of the high-precision circuit.
    Type: Grant
    Filed: December 24, 2010
    Date of Patent: February 19, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, Peter Johnson, Peter Smeys, William French
  • Publication number: 20130037909
    Abstract: Galvanic isolation between a high-voltage die and a low-voltage die in a multi-die chip is provided by a galvanic isolation die that physically supports the high-voltage die and the low-voltage die, and provides capacitive structures with high breakdown voltages that allow the high-voltage die to capacitively communicate with the low-voltage die.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 14, 2013
    Inventors: William French, Peter J. Hopper, Ann Gabrys
  • Publication number: 20130037908
    Abstract: The spikes in current and voltage that result from the failure of a galvanic dielectric layer are safely contained by a galvanic isolation fuse that pops and forms and open circuit between a high-voltage die and a low-voltage die in response to the failure of the galvanic dielectric layer.
    Type: Application
    Filed: August 12, 2011
    Publication date: February 14, 2013
    Inventors: Peter J. Hopper, William French, Ann Gabrys, Martin Fallon
  • Publication number: 20130015850
    Abstract: The cost and size of an atomic magnetometer are reduced by attaching together a first die which integrates together a vapor cell, top and side photo detectors, and processing electronics, a second die which integrates together an optics package and a heater for the vapor cell, and a third die which integrates together a VCSEL, a heater for the VCSEL, and control electronics.
    Type: Application
    Filed: July 14, 2011
    Publication date: January 17, 2013
    Inventors: Philipp Lindorfer, Peter J. Hopper, William French, Paul Mawson, Steven Hunt, Roozbeh Parsa
  • Publication number: 20130001735
    Abstract: A galvanic isolation integrated circuit system includes a semiconductor substrate; a layer of thermally conductive material, e.g., CVD nano- or poly-diamond thin film or boron nitride CVD thin film, formed over the semiconductor substrate; a first integrated circuit structure formed over the layer of thermally conductive material; a second integrated circuit structure formed over the layer of thermally conductive material, the second integrated circuit structure being spaced apart from the first integrated circuit structure; and a galvanic isolation structure formed over the layer of thermally conductive material between the first and second integrated circuit structures and connected to the first integrated circuit structure and the second integrated circuit structure.
    Type: Application
    Filed: June 28, 2011
    Publication date: January 3, 2013
    Inventors: Peter J. Hopper, William French, Ann Gabrys
  • Patent number: 8344394
    Abstract: A circuit includes multiple doped regions in a substrate. A first of the doped regions has a tip proximate to a second of the doped regions and is separated from the second doped region by an intrinsic region to form a P-I-N structure. The circuit also includes first and second electrodes electrically coupled to the first and second doped regions, respectively. The electrodes are configured to supply voltages to the first and second doped regions to reverse bias the P-I-N structure and generate light. The first doped region could include multiple tips, the second doped region could include multiple tips, and each tip of the first doped region could be proximate to one of the tips of the second doped region to form multiple P-I-N structures. The P-I-N structure could also be configured to operate in double avalanche injection conductivity mode with internal positive feedback.
    Type: Grant
    Filed: September 15, 2009
    Date of Patent: January 1, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Vladislav Vashchenko, Peter J. Hopper, Philipp Lindorfer
  • Publication number: 20120326260
    Abstract: A photodiode comprises a first terminal formed in a surface of a semiconductor substrate; a second terminal formed in the substrate surface and spaced apart from the first terminal; and a plurality of adjacent alternating N-type and P-type diffusion regions formed in the substrate surface between the first terminal and the second terminal.
    Type: Application
    Filed: June 21, 2011
    Publication date: December 27, 2012
    Inventors: William French, Peter J. Hopper, Philipp Lindorfer, Vladislav Vashchenko