Patents by Inventor Peter Wawer

Peter Wawer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6654281
    Abstract: A nonvolatile NOR semiconductor memory device and a method for programming the memory device are described. The memory device has a multiplicity of one-transistor memory cells disposed in a matrix form being driven both via word lines and via bit lines. In this case, each one-transistor memory cell has both a source line and a drain line, as a result of which selective driving of the respective drain and source regions is obtained. In this way, a leakage current in the semiconductor memory device can be optimally reduced with minimal space requirement.
    Type: Grant
    Filed: June 20, 2002
    Date of Patent: November 25, 2003
    Assignee: Infineon Technologies AG
    Inventors: Georg Georgakos, Kai Huckels, Jakob Kriz, Christoph Kutter, Andreas Liebelt, Christoph Ludwig, Elard Stein von Kamienski, Peter Wawer
  • Patent number: 6645812
    Abstract: A method for producing a non-volatile semiconductor memory cell with a separate tunnel window cell includes the step of forming a tunnel zone in a late implantation step by performing a tunnel implantation with the aid of a tunnel window cell as a mask. The resulting memory cell has a small area requirement and a high number of program/clear cycles.
    Type: Grant
    Filed: December 28, 2001
    Date of Patent: November 11, 2003
    Assignee: Infineon Technologies AG
    Inventors: Peter Wawer, Oliver Springmann, Konrad Wolf, Olaf Heitzsch, Kai Huckels, Reinhold Rennekamp, Mayk Röhrich, Elard Stein Von Kamienski, Christoph Kutter, Christoph Ludwig
  • Publication number: 20030007386
    Abstract: A nonvolatile NOR semiconductor memory device and a method for programming the memory device are described. The memory device has a multiplicity of one-transistor memory cells disposed in a matrix form being driven both via word lines and via bit lines. In this case, each one-transistor memory cell has both a source line and a drain line, as a result of which selective driving of the respective drain and source regions is obtained. In this way, a leakage current in the semiconductor memory device can be optimally reduced with minimal space requirement.
    Type: Application
    Filed: June 20, 2002
    Publication date: January 9, 2003
    Inventors: Georg Georgakos, Kai Huckels, Jakob Kriz, Christoph Kutter, Andreas Liebelt, Christoph Ludwig, Elard Stein Von Kamienski, Peter Wawer
  • Publication number: 20020119626
    Abstract: A method for producing a non-volatile semiconductor memory cell with a separate tunnel window cell includes the step of forming a tunnel zone in a late implantation step by performing a tunnel implantation with the aid of a tunnel window cell as a mask. The resulting memory cell has a small area requirement and a high number of program/clear cycles.
    Type: Application
    Filed: December 28, 2001
    Publication date: August 29, 2002
    Inventors: Peter Wawer, Oliver Springmann, Konrad Wolf, Olaf Heitzsch, Kai Huckels, Reinhold Rennekamp, Mayk Rohrich, Elard Stein Von Kamienski, Christoph Kutter, Christoph Ludwig
  • Publication number: 20020102799
    Abstract: EEPROM and FLASH memory cells are formed together in integrated production. A gate finger is used for implementing a homogeneous tunnel diffusion region for the EEPROM memory cell. This allows the different memory cells to be produced in a particularly simple and inexpensive manner.
    Type: Application
    Filed: April 16, 2001
    Publication date: August 1, 2002
    Inventors: Peter Wawer, Elard Stein Von Kamienski, Christoph Ludwig
  • Patent number: 6368970
    Abstract: A process for producing a semiconductor configuration includes the steps of providing a semiconductor substrate, providing a buffer oxide layer on the semiconductor substrate and providing a hard mask on the buffer oxide layer. An STI trench is etched by using the hard mask and a liner oxide layer is provided in the STI trench. The hard mask is removed to expose the buffer oxide layer and the buffer oxide layer is removed by an etching process. The buffer oxide layer is etched more rapidly than the liner oxide layer in the etching process. A gate oxide layer is provided on the semiconductor substrate. A semiconductor configuration is also provided.
    Type: Grant
    Filed: August 24, 2000
    Date of Patent: April 9, 2002
    Assignee: Infineon Technologies AG
    Inventors: Ayad Abdul-Hak, Achim Gratz, Christoph Ludwig, Reinhold Rennekamp, Elard Stein Von Kamienski, Peter Wawer