Patents by Inventor Philip E. Freiberger

Philip E. Freiberger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5219791
    Abstract: A method of precleaning a TEOS oxide layer of a semiconductor device formed by a dep-etch process in order to promote photoresist adhesion to the TEOS oxide layer. The method comprises exposing the TEOS oxide layer to a solution comprising: NH.sub.4 F, buffered HF, and ethylene glycol.
    Type: Grant
    Filed: June 7, 1991
    Date of Patent: June 15, 1993
    Assignee: Intel Corporation
    Inventor: Philip E. Freiberger
  • Patent number: 5139971
    Abstract: A method of forming a device having an intermetal dielectric film which is formed and annealed to prevent a significant quantity of ambient moisture from being absorbed by the intermetal dielectric film prior to passivation layer deposition is disclosed. An intermetal dielectric layer is formed over a substrate having a interconnection layer. A second interconnect layer is formed over the IMD layer. The substrate with the intermetal dielectric is annealed anytime between IMD formation and passivation layer deposition to produce a film that does not absorb a significant quantity of ambient moisture, and therefore, longer queue times can be utilized between the anneal and subsequent processing. The present invention reduces the amount of water in the device which reduces hot electron induced device degradation.
    Type: Grant
    Filed: June 7, 1991
    Date of Patent: August 18, 1992
    Assignee: Intel Corporation
    Inventors: Ragupathy V. Giridhar, Philip E. Freiberger, Brian A. Kaiser, Yi-Ching Lin
  • Patent number: 5104819
    Abstract: A method and a device formed by the method of forming a composite dielectric structure between the floating polysilicon electrode and the control electrode of an EPROM-type device is disclosed. The dielectic is characterized by a thin (0-80 angstroms) thermally-grown or CVD bottom oxide layer covered by a relatively thin (<200 angstroms) silicon nitride layer. The top layer comprises a CVD oxide deposited in a thickness up to 150 angstroms. The capacitively measured effective thickness of the complete structure is about 200 .ANG. or less. The top layer CVD oxide has a thickness greater than the bottom oxide layer and greater than or equal to that of the silicon nitride layer and may also extend beyond the EPROM cell to form at least a part of the peripheral transistor dielectric.
    Type: Grant
    Filed: August 7, 1989
    Date of Patent: April 14, 1992
    Assignee: Intel Corporation
    Inventors: Philip E. Freiberger, Leopoldo D. Yau, Cheng-Sheng Pan, George E. Sery