Patents by Inventor Philip T. Wu

Philip T. Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11993405
    Abstract: Systems and methods are provided for protecting a temperature sensitive object. A system includes a temperature sensitive object and a thermal control material in thermal communication with the temperature sensitive object. The thermal control material has an emissivity that varies as a function of temperature, and includes a substrate comprising a first surface comprising one of a photonic crystal, a metamaterial, a metasurface, and a multilayer film, a solid state phase change material in contact with the surface, and a reflective thin film material at one of a second surface of the substrate, at a surface of the solid state phase change material, and on an opposite side of an optical cavity from the substrate.
    Type: Grant
    Filed: October 7, 2019
    Date of Patent: May 28, 2024
    Assignees: NORTHROP GRUMMAN SYSTEMS CORPORATION, UNIVERSITY OF SOUTHERN CALIFORNIA
    Inventors: Vladan Jankovic, Philip W. C. Hon, Luke A. Sweatlock, Michael T. Barako, Mark William Knight, Shao-Hua Wu, Michelle L. Povinelli, Ahmed M. Morsy, Mingkun Chen
  • Patent number: 5627484
    Abstract: A memory sense amplifier includes a latch formed for interconnected CMOS gates with an input gate connected to one node of the latch and a reference gate connected to the other node of the latch the reference gate has an input connected to a source of reference voltage and the reference gate and input gate are activated in response to common enable signal. When the input signal, e.g., a data signal from a memory, has a signal value lower than the reference signal value when the two gates are enabled, the reference gate will discharge the node to which it is connected more rapidly than the input gate will discharge the other node. Due to the internal cross connections of the latch, the latch will rapidly change state so as to further discharge the node to which the reference is connected and further charge the other node.
    Type: Grant
    Filed: September 8, 1995
    Date of Patent: May 6, 1997
    Assignee: International Business Machines Corporation
    Inventors: Arthur D. Tuminaro, Yuen H. Chan, Philip T. Wu
  • Patent number: 4866308
    Abstract: A high speed, high performance CMOS to GPI interface circuit is disclosed. The interface circuit contains an input stage, clamping circuitry, an output stage and feedback circuitry. The clamping circuitry clamps the voltage level presented to the output stage at a level below the power supply voltage when the input from the CMOS circuit is at a high logic level. As the voltage level of the signal presented to the CPI circuitry rises, feedback circuitry feeds this signal back to the clamping circuitry, which in turn decreases the voltage level presented to the output stage. This assures the signal presented to the GPI circuit falls within the specified voltage level from 1.51 and 2.2 volts. The feedback circuitry contains a single pole filter that filters out high frequency reflections presented to the feedback circuitry, and a slew rate limiter that slows the rise and fall of the voltage level presented to the output stage thereby reducing noise on the power supply and ground lines.
    Type: Grant
    Filed: April 11, 1988
    Date of Patent: September 12, 1989
    Assignee: International Business Machines Corporation
    Inventors: Delbert R. Cecchi, Hyung S. Kim, John S. Mitby, David P. Swart, Balsha R. Stanisic, Philip T. Wu
  • Patent number: 4618943
    Abstract: A combined read-only and static read/write semiconductor memory is achieved by modifying the normal threshold voltage of some of the transfer FETs in an otherwise conventional static-memory cell. A read/write data bit is recovered from an addressed cell by applying a word-line voltage higher than both the threshold voltages. Read-only data is read from the same addressed cell by using a word-line voltage higher than one of the thresholds but lower than the other, then decoding the resulting bit-line voltages. An extension allows multiple read-only bits in a single cell by lowering the cell supply voltage when read-only data are addressed.
    Type: Grant
    Filed: January 9, 1984
    Date of Patent: October 21, 1986
    Assignee: International Business Machines Corporation
    Inventors: Anthony G. Aipperspach, Joseph M. Fitzgerald, Philip T. Wu
  • Patent number: 4525810
    Abstract: A single-FET-per cell read/write memory having capacitor storage elements also contains a pattern of fixed, latent data represented by ion implants in some of the FETs. This pattern is loaded into the capacitors by addressing the cells with a voltage between the thresholds of the normal and the implant-modified FETs, so that some of the capacitors are discharged and others are not. Thereafter, the data may be read out, or overwritten with variable data, by addressing the cells with a voltage higher than both thresholds.
    Type: Grant
    Filed: May 9, 1983
    Date of Patent: June 25, 1985
    Assignee: International Business Machines Corporation
    Inventors: William H. Cochran, Philip T. Wu
  • Patent number: 4375600
    Abstract: A memory-array sense amplifier includes a grounded-gate depletion-mode FET connected between a bit line and a sense node. Another FET connects a supply voltage VDD to the sense node when turned on by a clock phase signal. Further FETs form a latch circuit.
    Type: Grant
    Filed: May 5, 1981
    Date of Patent: March 1, 1983
    Assignee: International Business Machines Corporation
    Inventor: Philip T. Wu
  • Patent number: 4327424
    Abstract: Read-only storage chip stores three levels per single-FET cell by providing each cell with an enhancement gate, a depletion gate or no gate connection. Level decoders convert pairs of these three-level signals to triplets of two-level data signals for binary output from the ROS.
    Type: Grant
    Filed: July 17, 1980
    Date of Patent: April 27, 1982
    Assignee: International Business Machines Corporation
    Inventor: Philip T. Wu
  • Patent number: 4270189
    Abstract: The disclosure shows a read only storage (ROS) formed of a matrix of rows and columns of field effect transistor (FET) devices which is personalized by the presence or absence of a gate at the memory device location. All circuits on the chip are controlled and restored to initial conditions by a single train of clock pulses including the row and column addresses, the array select and the output sensing. In addition the output signal is communicated directly to the output line control device without withdrawing current to set the outputs latch thereby making the output truely delayless.
    Type: Grant
    Filed: November 6, 1979
    Date of Patent: May 26, 1981
    Assignee: International Business Machines Corporation
    Inventors: Michael E. Brossard, Dale A. Heuer, Philip T. Wu