Patents by Inventor Phillip Lawrence Jones

Phillip Lawrence Jones has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7906807
    Abstract: Memory devices having improved TPD characteristics and methods of making the memory devices are provided. The memory devices contain two or more memory cells on a semiconductor substrate and bit line dielectrics between the memory cells. The bit line dielectrics can extend into the semiconductor. The memory cell contains one or more charge storage nodes, a first poly gate, a pair of first bit lines, and a pair of second bit lines. The second bit line can be formed at a higher energy level, a higher concentration of dopants, or a combination thereof compared to an energy level and a concentration of dopants of the first bit line.
    Type: Grant
    Filed: June 30, 2010
    Date of Patent: March 15, 2011
    Assignee: Spansion LLC
    Inventors: Ning Cheng, Calvin Gabriel, Angela Hui, Lei Xue, Harpreet Kaur Sachar, Phillip Lawrence Jones, Hiro Kinoshita, Kuo-Tung Chang, Huaqiang Wu
  • Publication number: 20100264480
    Abstract: Memory devices having improved TPD characteristics and methods of making the memory devices are provided. The memory devices contain two or more memory cells on a semiconductor substrate and bit line dielectrics between the memory cells. The bit line dielectrics can extend into the semiconductor. The memory cell contains one or more charge storage nodes, a first poly gate, a pair of first bit lines, and a pair of second bit lines. The second bit line can be formed at a higher energy level, a higher concentration of dopants, or a combination thereof compared to an energy level and a concentration of dopants of the first bit line.
    Type: Application
    Filed: June 30, 2010
    Publication date: October 21, 2010
    Applicant: SPANSION LLC
    Inventors: Ning Cheng, Calvin Gabriel, Angela Hui, Lei Xue, Harpreet Kaur Sachar, Phillip Lawrence Jones, Hiro Kinoshita, K.T Chang, Huaqiang Wu
  • Patent number: 7776688
    Abstract: Memory devices having improved TPD characteristics and methods of making the memory devices are provided. The memory devices contain two or more memory cells on a semiconductor substrate and bit line dielectrics between the memory cells. The bit line dielectrics can extend into the semiconductor. The memory cell contains one or more charge storage nodes, a first poly gate, a pair of first bit lines, and a pair of second bit lines. The second bit line can be formed at a higher energy level, a higher concentration of dopants, or a combination thereof compared to an energy level and a concentration of dopants of the first bit line.
    Type: Grant
    Filed: August 8, 2007
    Date of Patent: August 17, 2010
    Assignee: Spansion LLC
    Inventors: Ning Cheng, Calvin Gabriel, Angela Hui, Lei Xue, Harpreet Kaur Sachar, Phillip Lawrence Jones, Hiro Kinoshita, Kuo-Tung Chang, Huaqiang Wu
  • Publication number: 20090042378
    Abstract: Memory devices having improved TPD characteristics and methods of making the memory devices are provided. The memory devices contain two or more memory cells on a semiconductor substrate and bit line dielectrics between the memory cells. The bit line dielectrics can extend into the semiconductor. The memory cell contains one or more charge storage nodes, a first poly gate, a pair of first bit lines, and a pair of second bit lines. The second bit line can be formed at a higher energy level, a higher concentration of dopants, or a combination thereof compared to an energy level and a concentration of dopants of the first bit line.
    Type: Application
    Filed: August 8, 2007
    Publication date: February 12, 2009
    Applicant: SPANSION LLC
    Inventors: Ning Cheng, Calvin Gabriel, Angela Hui, Lei Xue, Harpreet Kaur Sachar, Phillip Lawrence Jones, Hiro Kinoshita, K.T. Chang, Huaqiang Wu
  • Patent number: 7285499
    Abstract: A method includes forming a group of first structures on a semiconductor device and forming spacers adjacent side surfaces of each of the first structures to form a group of second structures. The method further includes using the group of second structures to form at least one sub-lithographic opening in a material layer located below the group of second structures.
    Type: Grant
    Filed: May 12, 2005
    Date of Patent: October 23, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Scott A. Bell, Phillip Lawrence Jones, Angela T. Hui
  • Patent number: 5812361
    Abstract: An electrostatic chuck system having an electrostatic chuck for securely holding a wafer on a surface of the electrostatic chuck. The electrostatic chuck system comprises a wafer bias sensor coupled to a first portion of the electrostatic chuck for sensing an alternating current signal at the first portion. The wafer bias sensor outputs, responsive to the alternating current signal, a direct current voltage level representative of a direct current bias level of the wafer. The electrostatic chuck system further comprises a variable electrostatic chuck power supply coupled to the wafer bias sensor. The variable electrostatic chuck power supply provides a first potential level to the first portion of the electrostatic chuck.
    Type: Grant
    Filed: March 29, 1996
    Date of Patent: September 22, 1998
    Assignee: Lam Research Corporation
    Inventors: Phillip Lawrence Jones, Seyed Jafar Jafarian-Tehrani, Boris V. Atlas, David R-Chen Liu, Ken Edward Tokunaga, Ching-Hwa Chen