Patents by Inventor Pierre Carbou
Pierre Carbou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 7840239Abstract: A power management bus for controlling power over multiple device subsystems includes a master power bus controller which transmits power management information to control one or more power resources through a transmit interface. The transmitted information is received at one or more receive interfaces. A broadcast message can be transmitted to control multiple power resources by subsystem, resource group and resource type. A single address message can be transmitted to control a single power resource. A power down can be initiated at any of the receive interfaces.Type: GrantFiled: May 3, 2007Date of Patent: November 23, 2010Assignee: Texas Instruments IncorporatedInventors: Lorenzo Indiani, Jean-Christophe Jiguet, Pierre Carbou, Philippe Perney
-
Patent number: 7633339Abstract: An amplifier comprising an analog amplifier which outputs a first current and a second current. The amplifier also comprises a first digital amplifier coupled to the analog amplifier, the first digital amplifier amplifies a modified version of the first current to produce a third current. The amplifier also comprises a second digital amplifier coupled to the analog amplifier, the second digital amplifier amplifies a modified version of the second current to produce a fourth current. The amplifier also includes connections configured to provide the first, second, third and fourth currents through a load.Type: GrantFiled: November 29, 2007Date of Patent: December 15, 2009Assignee: Texas Instruments IncorporatedInventors: Christian V. Sorace, Xavier Albinet, Pierre Carbou
-
Publication number: 20090085659Abstract: An amplifier comprising an analog amplifier which outputs a first current and a second current. The amplifier also comprises a first digital amplifier coupled to the analog amplifier, the first digital amplifier amplifies a modified version of the first current to produce a third current. The amplifier also comprises a second digital amplifier coupled to the analog amplifier, the second digital amplifier amplifies a modified version of the second current to produce a fourth current. The amplifier also includes connections configured to provide the first, second, third and fourth currents through a load.Type: ApplicationFiled: November 29, 2007Publication date: April 2, 2009Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Christian V. SORACE, Xavier ALBINET, Pierre CARBOU
-
Publication number: 20080276110Abstract: A power management bus for controlling power over multiple device subsystems includes a master power bus controller which transmits power management information to control one or more power resources through a transmit interface. The transmitted information is received at one or more receive interfaces. A broadcast message can be transmitted to control multiple power resources by subsystem, resource group and resource type. A single address message can be transmitted to control a single power resource. A power down can be initiated at any of the receive interfaces.Type: ApplicationFiled: May 3, 2007Publication date: November 6, 2008Inventors: Lorenzo Indiani, Jean-Christophe Jiguet, Pierre Carbou, Philippe Perney
-
Publication number: 20070229042Abstract: The present disclosure describes systems and methods for driving light emitting diodes (LEDs). At least some embodiments include an LED driver system that includes a power supply, a plurality of current sources (each current source coupled between a common return resistor and one of a plurality of branches of series coupled LEDs, and each branch coupled between a corresponding current source and the power supply), and control logic coupled to the current sources (the control logic capable of controlling the current flow through each current source). Each of the current sources allows current to flow during one of a plurality of substantially non-overlapping time periods within a repeating time interval, each current source allowing current to flow during a different time period. The magnitude of the current flowing through each current source is substantially the same and is regulated based upon a feedback voltage across the common return resistor.Type: ApplicationFiled: November 17, 2006Publication date: October 4, 2007Applicant: TEXAS INSTRUMENTS INC.Inventors: Paolo Cusinato, Pierre Carbou, Philippe Perney
-
Publication number: 20050062457Abstract: The present application describes a battery charger interface architecture suitable for digital applications. According to some embodiment, the parameters of a battery are measured and converted into a digital data stream using various analog-to-digital conversion techniques. The digital data stream is compared with a predetermined digital reference to control a duty cycle of a PWM sequence according to a functional mode of the battery charger interface. If the battery charger provides a controlled current output, then the battery charger interface architecture operates in a pulse mode controlling the duty cycle of the battery charger current. If the battery charger does not provide a controlled current output, then the battery charger interface architecture operates in a linear mode controlling the charging current of the battery charger.Type: ApplicationFiled: September 18, 2003Publication date: March 24, 2005Inventors: Fabrice Galant, Pierre Carbou, Philipe Perney
-
Patent number: 6400231Abstract: An oscillator includes a resonator, such as a crystal (12) coupled to first and second capacitor banks (14). The first and second capacitor banks (14) each comprise a plurality of capacitors (16) coupled to the resonator (12) through respective switching devices (18) that may be selectively enabled. The switches (18) are selectively enabled to couple a desired set of said capacitors (16) to said resonator (12). At least one of the switches (18sd) is controlled with a clock signal having a programmable duty cycle from a sigma-delta modulator (20) to enable at least one of said capacitors (16sd) during a first phase of the clock signal and disable that capacitor (16sd) during a second phase of the clock signal.Type: GrantFiled: August 18, 2000Date of Patent: June 4, 2002Assignee: Texas Instruments IncorporatedInventors: Yves Leduc, Pascal Guignon, Pierre Carbou
-
Patent number: 6160507Abstract: Current bit cell having a current source (P1), a transistor (P6) for detecting the presence of a digital signal bit (Bit) and a plurality of transistors (P2, P5, P7) for detecting at least one command signal (L, Lc) so as to command, on a first output (S1) of the cell, the appearance of a current delivered by the current source (P1) as a function of the digital signal (Bit) applied to the cell and of the at least one command signal (L, Lc), a transistor (P9) for detecting the presence of a bit (Bitz) complementary to the bit of the digital signal (Bit) and a plurality of transistors (P3, P4, P8) for detecting the complement (Lz, Lcz) of the at least one command signal (L, Lc), so as to command on a second output (S2) of the cell the appearance of a current delivered by the current source (P1) which is the complement of the current delivered on the first output (S1), the transistors for detecting the presence of bits and of the at least one command signal, the transistors for detecting the presence of complemeType: GrantFiled: November 9, 1998Date of Patent: December 12, 2000Assignee: Texas Instruments IncorporatedInventors: Pierre Carbou, Pascal Guignon
-
Patent number: 5610546Abstract: Delay circuit comprising a delay cell formed by a current source (I) connected between drain and source of two field-effect transistors (PO, NO) whose gates are connected to each other in order to constitute the input of the cell, and an inverter (INV) linked to one or other of the terminals of the current source (I) according to whether the delay is to affect the leading edge or the trailing edge of the signal to be delayed, a capacitor (C) for defining a delay time (Te) proportional to the power supply voltage and inversely proportional to the current (I) delivered by the current source, being connected between the input of the inverter (INV) and earth, characterized in that it furthermore comprises a circuit (Ci, Cu, S1, S3, AMPLO, P1) for regulating the current delivered by the current source in order to make it proportional to the power supply voltage of the circuit.Type: GrantFiled: December 9, 1993Date of Patent: March 11, 1997Assignee: Texas Instruments IncorporatedInventors: Pierre Carbou, Pascal Guignon, Philippe Perney
-
Patent number: 5438291Abstract: Controlled delay digital clock signal generator, characterised in that it comprises means (I5, I6, I7, I8, I9, I10, IT7, IT8, IT9, IT10, C4) to generate from a clock signal (CK) and its complementary signal (CKB) a ramp signal comprising at least two segments of positive slope and at least two segments of negative slope, means (I1, I2, IT1, IT2, IT3, C2, CET1T2, AMPLI, I3, I4, IT4, IT5, IT6, C3, CET3T4, AMPL2) for separate control of the slopes of the said segments, means with trigger circuits (AMPLO) for converting the ramp signal (RAMP) into a square signal (CKQ) means (NO0, A0, A1, NO1) for achieving the logic combinations of the delayed square clock signal (CKQ) resulting from the conversion with the clock signal (CK) and the clock complementary clock signal (CKB) of the said clock signal to obtain as many delayed digital clock signals as the ramp signal has segments of different slopes.Type: GrantFiled: December 16, 1993Date of Patent: August 1, 1995Assignee: Texas Instruments IncorporatedInventors: Pierre Carbou, Pascal Guignon
-
Patent number: 5216380Abstract: An operational amplifier (10) is provided which includes a differential input stage (18) for receiving differential signals. A differential loop (30, 64), (86) amplifies said differential signals. The amplified differential signals are output on a pair differential output terminals (80, 84). A common mode loop (54), (30, 64) maintains the mean voltage of the amplified differential signals at a preselected value.Type: GrantFiled: October 1, 1991Date of Patent: June 1, 1993Assignee: Texas Instruments IncorporatedInventor: Pierre Carbou
-
Patent number: 5072219Abstract: This digital-analog conversion system comprises a digital modulator (1) having several quantification levels formed by a second order Delta-Sigma modulator and a digital-analog converter and switched capacitors filter set (3) whose law of progression between the different analog levels is independent of the absolute and relative values of the constituent components of the said assembly.Type: GrantFiled: February 7, 1990Date of Patent: December 10, 1991Assignee: Texas Instruments IncorporatedInventors: Frederic Boutaud, Pierre Carbou, Paul Correia