Patents by Inventor Premal Buch

Premal Buch has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7058907
    Abstract: A process for reducing cross-talk noise in a VLSI circuit is disclosed. The process identifies a victim net in an integrated circuit and calculates a change in ground capacitance for the victim net to identify a noise amplitude less than or equal to a maximum allowable noise height. The process selects from a library one cell or a grouping of cells having an input capacitance for the victim net closest to the change in ground capacitance. The selected cell or grouping of cells is coupled to the victim net so that its change in ground capacitance provides a noise amplitude less than (or less than or equal to) an allowable maximum noise height that may be a predetermined value. A system for reducing cross-talk noise in a VLSI circuit is also disclosed.
    Type: Grant
    Filed: February 10, 2004
    Date of Patent: June 6, 2006
    Assignee: Magma Design Automation, Inc.
    Inventors: Emre Tuncer, Hamid Savoj, Premal Buch
  • Publication number: 20040205678
    Abstract: A process for reducing cross-talk noise in a VLSI circuit is disclosed. The process identifies a victim net in an integrated circuit and calculates a change in ground capacitance for the victim net to identify a noise amplitude less than or equal to a maximum allowable noise height. The process selects from a library one cell or a grouping of cells having an input capacitance for the victim net closest to the change in ground capacitance. The selected cell or grouping of cells is coupled to the victim net so that its change in ground capacitance provides a noise amplitude less than (or less than or equal to) an allowable maximum noise height that may be a predetermined value. A system for reducing cross-talk noise in a VLSI circuit is also disclosed.
    Type: Application
    Filed: February 10, 2004
    Publication date: October 14, 2004
    Inventors: Emre Tuncer, Hamid Savoj, Premal Buch
  • Patent number: 6519745
    Abstract: A system for calculating interconnect wire lateral capacitances in an automated integrated circuit design system subdivides the chip area of a circuit design to be placed and routed into a coarse grid of buckets. An estimate of congestion in each bucket is computed from an estimated amount of routing space available in the bucket and estimated consumption of routing resources by a global router. This congestion score is then used to determine the spacing of the wires in the bucket which is in turn used to estimate the capacitance of the wire segment in the bucket.
    Type: Grant
    Filed: May 26, 2000
    Date of Patent: February 11, 2003
    Assignee: Magma Design Automation, Inc.
    Inventors: Prasanna Venkat Srinivas, Manjit Borah, Premal Buch
  • Patent number: 6496965
    Abstract: Methods and apparatuses for automated design of parallel drive standard cells are disclosed. The capacitive load to be driven by a particular output of a standard cell is determined. The driving capacity of the output is also determined. Based on the capacitive load to be driven and the driving capacity, a number of standard cells to be used is determined. The multiple standard cells are coupled in parallel having the respective outputs coupled to the capacitive load to be driven. In one embodiment, the standard cells coupled is parallel are placed such that the connection between the respective outputs and the load are substantially equal.
    Type: Grant
    Filed: September 20, 1999
    Date of Patent: December 17, 2002
    Assignee: Magma Design Automation, Inc.
    Inventors: Lukas P. P. P. van Ginneken, Raymond X. T. Nijssen, Premal Buch
  • Patent number: 6253361
    Abstract: A method for designing a sequence of logic gates in a path is described. In one embodiment, the method includes modeling gate delay as a function of input slew and output load using a delay model and adjusting electrical efforts in each stage to reduce the gate delay along the path. In one embodiment, the electrical efforts in each stage are adjusted to minimize the delay along the path, where the delay along the path is minimized when a product of logical effort and electrical effort associated with each gate is the same.
    Type: Grant
    Filed: April 21, 1999
    Date of Patent: June 26, 2001
    Assignee: Magma Design Automation, Inc.
    Inventor: Premal Buch