Patents by Inventor Rajesh Somasekharan

Rajesh Somasekharan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6828230
    Abstract: An integrated circuit includes a substrate having a surface. A first conductive path is disposed on the substrate at a first level and has a first height. A second conductive path is also disposed on the substrate at the first level and has a second height that is significantly different than the first height. Where the integrated circuit is a memory circuit, the digit lines formed from a layer can have a smaller height than other signal lines that are formed from the same layer. Thus, the capacitive coupling between the digit lines can be reduced without degrading the current carrying capability of the other signal lines.
    Type: Grant
    Filed: September 1, 1999
    Date of Patent: December 7, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Aaron Schoenfeld, Rajesh Somasekharan
  • Patent number: 6396727
    Abstract: An integrated circuit includes a substrate having a surface. A first conductive path is disposed on the substrate at a first level and has a first height. A second conductive path is also disposed on the substrate at the first level and has a second height that is significantly different than the first height. Where the integrated circuit is a memory circuit, the digit lines formed from a layer can have a smaller height than other signal lines that are formed from the same layer. Thus, the capacitive coupling between the digit lines can be reduced without degrading the current carrying capability of the other signal lines.
    Type: Grant
    Filed: February 15, 2000
    Date of Patent: May 28, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Aaron Schoenfeld, Rajesh Somasekharan
  • Publication number: 20010016407
    Abstract: An integrated circuit includes a substrate having a surface. A first conductive path is disposed on the substrate at a first level and has a first height. A second conductive path is also disposed on the substrate at the first level and has a second height that is significantly different than the first height. Where the integrated circuit is a memory circuit, the digit lines formed from a layer can have a smaller height than other signal lines that are formed from the same layer. Thus, the capacitive coupling between the digit lines can be reduced without degrading the current carrying capability of the other signal lines.
    Type: Application
    Filed: September 1, 1999
    Publication date: August 23, 2001
    Inventors: AARON SCHOENFELD, RAJESH SOMASEKHARAN
  • Patent number: 6040608
    Abstract: A least one one-time programmable nonvolatile (NV) memory element uses a field-effect transistor (FET) as a selectively programmed element. A short duration applied drain voltage exceeding the FET's drain-to-source breakdown voltage results in a drain source resistance which is substantially unaffected by the voltages typically applied at the gate terminal. Since the programmed resistance is less than 200 ohms and a high programming voltage is not required, the present invention compares favorably with antifuse nonvolatile memory techniques. The nonvolatile memory element is implemented without adding complexity to a very large scale integrated (VLSI) circuit process.
    Type: Grant
    Filed: November 4, 1997
    Date of Patent: March 21, 2000
    Assignee: Micron Technology, Inc.
    Inventors: Manny K. F. Ma, Rajesh Somasekharan, Wen Li
  • Patent number: 5986955
    Abstract: A hidden data path minimizes equilibration delays in coupling differential data through a complementary data path. The hidden data path may be used for both reading and writing to the memory cell array. The hidden data path includes two sets of complementary I/O lines coupled in parallel between the memory cell array and the DC sense amplifier, and are alternatively coupled between the memory cell array and the DC sense amplifier to receive and transmit data. The set of complementary I/O lines not coupled is equilibrated during this time in preparation for coupling to and transmitting subsequent differential data. The hidden data path may also include two sets of data read lines coupled in parallel between the DC sense amplifier and the output circuitry if used for reading data from the memory cell array. Similarly, a second set of data write lines may be coupled in parallel between the input circuitry and write driver circuit when used for writing data to the memory cell array.
    Type: Grant
    Filed: January 19, 1999
    Date of Patent: November 16, 1999
    Assignee: Micron Technology , Inc.
    Inventors: David D. Siek, Rajesh Somasekharan
  • Patent number: 5834813
    Abstract: A least one one-time programmable nonvolatile (NV) memory element uses a field-effect transistor (FET) as a selectively programmed element. A short duration applied drain voltage exceeding the FET's drain-to-source breakdown voltage results in a drain source resistance which is substantially unaffected by the voltages typically applied at the gate terminal. Since the programmed resistance is less than 200 ohms and a high programming voltage is not required, the present invention compares favorably with antifuse nonvolatile memory techniques. The nonvolatile memory element is implemented without adding complexity to a very large scale integrated (VLSI) circuit process.
    Type: Grant
    Filed: May 23, 1996
    Date of Patent: November 10, 1998
    Assignee: Micron Technology, Inc.
    Inventors: Manny K. F. Ma, Rajesh Somasekharan, Wen Li