Patents by Inventor Randy C. Aceves

Randy C. Aceves has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6680485
    Abstract: A process for formation of thin film transistors (TFTs) on plastic substrates replaces standard thin film transistor fabrication techniques, and uses sufficiently lower processing temperatures so that inexpensive plastic substrates may be used in place of standard glass, quartz, and silicon wafer-based substrates. The silicon based thin film transistor produced by the process includes a low temperature substrate incapable of withstanding sustained processing temperatures greater than about 250° C., an insulating layer on the substrate, a layer of silicon on the insulating layer having sections of doped silicon, undoped silicon, and poly-silicon, a gate dielectric layer on the layer of silicon, a layer of gate metal on the dielectric layer, a layer of oxide on sections of the layer of silicon and the layer of gate metal, and metal contacts on sections of the layer of silicon and layer of gate metal defining source, gate, and drain contacts, and interconnects.
    Type: Grant
    Filed: February 17, 1998
    Date of Patent: January 20, 2004
    Assignee: The Regents of the University of California
    Inventors: Paul G. Carey, Patrick M. Smith, Thomas W. Sigmon, Randy C. Aceves
  • Patent number: 6340403
    Abstract: A solar cell module lamination process using fluoropolymers to provide protection from adverse environmental conditions and thus enable more extended use of solar cells, particularly in space applications. A laminate of fluoropolymer material provides a hermetically sealed solar cell module structure that is flexible and very durable. The laminate is virtually chemically inert, highly transmissive in the visible spectrum, dimensionally stable at temperatures up to about 200° C. highly abrasion resistant, and exhibits very little ultra-violet degradation.
    Type: Grant
    Filed: October 4, 1995
    Date of Patent: January 22, 2002
    Assignee: The Regents of the University of California
    Inventors: Paul G. Carey, Jesse B. Thompson, Randy C. Aceves
  • Patent number: 5817550
    Abstract: A process for formation of thin film transistors (TFTs) on plastic substrates replaces standard thin film transistor fabrication techniques, and uses sufficiently lower processing temperatures so that inexpensive plastic substrates may be used in place of standard glass, quartz, and silicon wafer-based substrates. The process relies on techniques for depositing semiconductors, dielectrics, and metals at low temperatures; crystallizing and doping semiconductor layers in the TFT with a pulsed energy source; and creating top-gate self-aligned as well as back-gate TFT structures. The process enables the fabrication of amorphous and polycrystalline channel silicon TFTs at temperatures sufficiently low to prevent damage to plastic substrates. The process has use in large area low cost electronics, such as flat panel displays and portable electronics.
    Type: Grant
    Filed: March 5, 1996
    Date of Patent: October 6, 1998
    Assignee: Regents of the University of California
    Inventors: Paul G. Carey, Patrick M. Smith, Thomas W. Sigmon, Randy C. Aceves