Patents by Inventor Raymond Fillion

Raymond Fillion has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070235810
    Abstract: A power semiconductor module includes: an interconnect layer including an electrical conductor patterned on a dielectric layer, the electrical conductor including a power coupling portion having a thickness sufficient to carry power currents and a control coupling portion having a thickness thinner than that of the power coupling portion; and a semiconductor power device physically coupled to the interconnect layer and electrically coupled to the power coupling portion of the electrical conductor.
    Type: Application
    Filed: April 7, 2006
    Publication date: October 11, 2007
    Inventors: Eladio Delgado, Richard Beaupre, Stephen Arthur, Ernest Balch, Kevin Durocher, Paul McConnelee, Raymond Fillion
  • Publication number: 20070040186
    Abstract: A semiconductor chip packaging structure comprising a dielectric film having one or more through holes aligned with the one or more contact pads of at least one power semiconductor chip. A patterned electrically conductive layer adjacent to the dielectric film has one or more electrically conductive posts which extend through the one or more though holes aligned with the contact pads to electrically couple the conductive layer to the contact pads. In certain embodiments, one or more air gaps may be formed between the dielectric film and the active surface of the at least one power semiconductor chip. Methods for fabricating the semiconductor chip packaging structure are also disclosed.
    Type: Application
    Filed: August 17, 2005
    Publication date: February 22, 2007
    Inventors: Raymond Fillion, Richard Beaupre, Ahmed Elasser, Robert Wojnarowski, Charles Korman
  • Publication number: 20050045855
    Abstract: Thermal interface compositions contain both non-electrically conductive micron-sized fillers and electrically conductive nanoparticles blended with a polymer matrix. Such compositions increase the bulk thermal conductivity of the polymer composites as well as decrease thermal interfacial resistances that exist between thermal interface materials and the corresponding mating surfaces. Such compositions are electrically non-conductive. Formulations containing nanoparticles also show less phase separation of micron-sized particles than formulations without nanoparticles.
    Type: Application
    Filed: September 3, 2003
    Publication date: March 3, 2005
    Inventors: Sandeep Tonapi, Hong Zhong, Davide Simone, Raymond Fillion
  • Patent number: 5703440
    Abstract: Disclosed is a fluorescent lamp and ballast arrangement of the type having a lamp base for connection to a fixture that also accommodates a lamp base of an incandescent lamp. A ballast circuit contains a first conversion circuit which converts a.c. voltage to d.c. voltage and which has an electrolytic capacitor for smoothing the d.c. voltage. The ballast circuit further includes a second conversion circuit which converts the d.c. voltage into a.c. current and which includes a resonant inductor and resonant capacitor. A ballast housing has first and second ends spaced along a longitudinal axis of the housing and encloses parts of the ballast circuit. Only two lamp tube portions of the lamp terminate in the first end of the ballast housing, with the resonant inductor being positioned between the two lamp tube portions.
    Type: Grant
    Filed: May 13, 1996
    Date of Patent: December 30, 1997
    Assignee: General Electric Company
    Inventors: David J. Kachmarik, Thomas F. Soules, Raymond A. Fillion, Erwin G. Steinbrenner, Donald W. Kuk
  • Patent number: 5691598
    Abstract: A fluorescent lamp includes a lamp tube having first and second ends and containing fill materials for causing light generation when provided with electrical power. The lamp further includes first and second power-transferring means at the first and second ends of the lamp tube, respectively, for providing the fill materials in the lamp tube with electrical power. Also included is a thermal heat shield separating the first power-transferring means from ballast circuitry which supplies power to the first power-transferring means and which has a lifetime that becomes substantially less as its operating temperature increases. The thermal heat shield is constructed so that it reflects back to the first power-transferring means and any adjacent portion of the lamp tube sufficient radiant energy to reduce the operating temperature of the ballast circuitry by more than about one degree Celsius compared with the absence of the heat shield.
    Type: Grant
    Filed: December 7, 1995
    Date of Patent: November 25, 1997
    Assignee: General Electric Company
    Inventors: Kelvin B. Belle, Leon F. Chamberlain, Raymond A. Fillion, Jozsef Fulop, David J. Kachmarik, Donald W. Kuk, Robert S. McFeely, Ferenc Papp, Istvan Wursching
  • Patent number: 5637922
    Abstract: A power device component package includes a substrate supporting a drain lead, a source lead, and a gate lead. Each of the leads comprises an electrically conductive material having a thickness sufficient to form a high current contact. A power device component with component pads has an electrically conductive backside supported by and electrically coupled to the drain lead. A dielectric layer overlies at least portions of the component, the source lead, and the gate lead and has a plurality of vias therein aligned with predetermined ones of the component pads and predetermined portions of the source and gate leads. A pattern of electrical conductors extends through selected ones of the vias, with a first portion of the pattern coupling selected ones of the component pads to the source lead and a second portion of the pattern coupling at least one other of the component pads to the gate lead.
    Type: Grant
    Filed: February 7, 1994
    Date of Patent: June 10, 1997
    Assignee: General Electric Company
    Inventors: Raymond A. Fillion, Otward M. Mueller, James F. Burgess
  • Patent number: 5532512
    Abstract: Power semiconductor device structures and assemblies with improved heat dissipation characteristics and low impedance interconnections include a thermally-conductive dielectric layer, such as diamondlike carbon (DLC) overlying at least portions of the active major surface of a semiconductor chip, with vias formed in the dielectric layer in alignment with contact pads on the active major surface. A patterned metallization layer is formed over the thermally-conductive dielectric layer, with portions of the metallization layer extending through the vias into electrical contact with the chip contact pads. A metal structure is electrically and thermally coupled to selected areas of the patterned metallization, such as by solder bonding or by a eutectic bonding process. In different embodiments, the metal structure may comprise a metal conductor bonded to the opposite major surface of another power semiconductor device structure, a heat-dissipating device-mounting structure, or simply a low-impedance lead.
    Type: Grant
    Filed: October 3, 1994
    Date of Patent: July 2, 1996
    Assignee: General Electric Company
    Inventors: Raymond A. Fillion, Eric J. Wildi, Charles S. Korman, Sayed-Amr El-Hamamsy, Steven M. Gasworth, Michael W. DeVre, James F. Burgess
  • Patent number: 5527741
    Abstract: A method for fabricating a circuit module includes applying an outer insulative layer over a first patterned metallization layer on a first surface of a base insulative layer. A second surface of the base insulative layer has a second patterned metallization layer. At least one circuit chip having chip pads is attached to the second surface of the base insulative layer. Respective vias are formed to expose selected portions of the first patterned metallization layer, the second patterned metallization layer, and the chip pads. A patterned outer metallization layer is applied over the outer insulative layer to extend through selected ones of the vias to interconnect selected ones of the chip pads and selected portions of the first and second metallization layers.
    Type: Grant
    Filed: October 11, 1994
    Date of Patent: June 18, 1996
    Assignee: Martin Marietta Corporation
    Inventors: Herbert S. Cole, Raymond A. Fillion, Bernard Gorowitz, Ronald F. Kolc, Robert J. Wojnarowski
  • Patent number: 5497033
    Abstract: Substrate material is molded directly to semiconductor chips and other electrical components that are positioned for integrated circuit module fabrication. Chips having contact pads are placed face down on a layer of adhesive supported by a base. A mold form is positioned around the chips. Substrate molding material is added within the mold form, and the substrate molding material is then hardened. A dielectric layer having vias aligned with predetermined ones of the contact pads and having an electrical conductor extending through the vias is situated on the hardened substrate molding material and the faces of the chips. A thermal plug may be affixed to the backside of a chip before substrate molding material is added. A connector frame may be placed on the adhesive layer before substrate molding material is added. A dielectric layer may be placed over the backsides of the chips before the substrate molding material is added to enhance repairability.
    Type: Grant
    Filed: June 20, 1994
    Date of Patent: March 5, 1996
    Assignee: Martin Marietta Corporation
    Inventors: Raymond A. Fillion, Robert J. Woinarowski, Michael Gdula, Herbert S. Cole, Eric J. Wildi, Wolfgang Daum
  • Patent number: 5455459
    Abstract: A reconstructible electrical circuit module includes a substrate, at least one electrical circuit component and an electrical interconnection structure. The electrical interconnection structure includes at least one multiple ply sequence stacked over the component and substrate in which the portion of the module underlying a ply in the electrical interconnection structure is substantially unimpairable by a process for removing that ply.
    Type: Grant
    Filed: June 9, 1994
    Date of Patent: October 3, 1995
    Assignee: Martin Marietta Corporation
    Inventors: Raymond A. Fillion, Herbert S. Cole, Jr.
  • Patent number: 5422513
    Abstract: A high density interconnect (HDI) structure having a dielectric multi-layer interconnect structure on a substrate is fabricated by forming a chip well, placing a chip in the well, and connecting the chip to the interconnect structure. Additionally, temperature sensitive chips or devices may be located beneath the dielectric multi-layer interconnect structure. A spacer die may be located in the substrate while the interconnect structure is fabricated and removed after a chip well aligned with the spacer die is formed, in order to accommodate a chip thickness which is greater than the dielectric multi-layer interconnect structure thickness.
    Type: Grant
    Filed: October 4, 1993
    Date of Patent: June 6, 1995
    Assignee: Martin Marietta Corporation
    Inventors: Walter M. Marcinkiewicz, Raymond A. Fillion, Barry S. Whitmore, Robert J. Wojnarowski
  • Patent number: 5353498
    Abstract: Substrate material is molded directly to semiconductor chips and other electrical components that are positioned for integrated circuit module fabrication. Chips having contact pads are placed face down on a layer of adhesive supported by a base. A mold form is positioned around the chips. Substrate molding material is added within the mold form, and the substrate molding material is then hardened. A dielectric layer having vias aligned with predetermined ones of the contact pads and having an electrical conductor extending through the vias is situated on the hardened substrate molding material and the faces of the chips. A thermal plug may be affixed to the backside of a chip before substrate molding material is added. A connector frame may be placed on the adhesive layer before substrate molding material is added. A dielectric layer may be placed over the backsides of the chips before the substrate molding material is added to enhance repairability.
    Type: Grant
    Filed: July 9, 1993
    Date of Patent: October 11, 1994
    Assignee: General Electric Company
    Inventors: Raymond A. Fillion, Robert J. Wojnarowski, Michael Gdula, Herbert S. Cole, Eric J. Wildi, Wolfgang Daum
  • Patent number: 5353195
    Abstract: A multi-chip module includes a substrate supporting a plurality of chips. A dielectric layer which overlies the chips and the substrate has a connection surface and a substrate surface with metallization planes having plane openings patterned on each surface and vias aligned with predetermined pads on the chips and predetermined portions of the metallization plane of the substrate surface. An adhesive layer is situated between the substrate and the substrate surface of the dielectric layer, and a pattern of electrical conductors extends through the vias to interconnect selected chips and selected portions of the metallization planes. In a related design, the dielectric layer may be a board having chip openings and conductive through-connections aligned with predetermined portions of the metallization plane of the substrate surface.
    Type: Grant
    Filed: July 9, 1993
    Date of Patent: October 4, 1994
    Assignee: General Electric Company
    Inventors: Raymond A. Fillion, Robert J. Wojnarowski
  • Patent number: 5324987
    Abstract: Differences in thermal expansion properties between integrated circuit chips, especially of gallium arsenide, and the dielectric substrates (especially diamond and aluminum nitride) on which said chips are mounted are accommodated by interposing between the substrate and the chip a base having diamond pedestals in combination with a material of higher coefficient of thermal expansion than the substrate, typically a metal such as copper or tungsten. The base may be integral with a diamond substrate or may be a shim interposed between the substrate and the chip.
    Type: Grant
    Filed: April 14, 1993
    Date of Patent: June 28, 1994
    Assignee: General Electric Company
    Inventors: Charles D. Iacovangelo, Raymond A. Fillion, James F. Burgess
  • Patent number: 5315486
    Abstract: A hermetic package particularly adapted for high density interconnect (HDI) electronic systems employs a ceramic substrate which serves as a base for the hermetic package. The substrate comprises a cofired body including buried conductors which provide electrical continuity between a set of inner contact points and a set of outer contact points bridging a seal ring that comprises either a solder seal or a weldable seal for the hermetic package lid. The outer contact points may be directly connected to a leadframe. The leadframe leads, after severing, can be directly attached to a printed circuit board.
    Type: Grant
    Filed: June 7, 1993
    Date of Patent: May 24, 1994
    Assignee: General Electric Company
    Inventors: Raymond A. Fillion, William P. Kornrumpf, Edward S. Bernard
  • Patent number: 5291066
    Abstract: A moisture-proof integrated circuit module includes at least one integrated circuit component in a high density interconnect (HDI) structure fabricated by applying to a substrate successive multiple ply sequences having a plurality of via holes therein. The sequences overlie the component(s) and the module substrate, and each sequence includes a dielectric film and a plurality of lands comprised of metal that extends into the vias of the sequence to provide electrical interconnections. The module includes at least one moisture barrier film to prevent penetration of moisture through the module to the circuit component(s).
    Type: Grant
    Filed: November 14, 1991
    Date of Patent: March 1, 1994
    Assignee: General Electric Company
    Inventors: Constantine A. Neugebauer, Herbert S. Cole, Eugene L. Bartels, Raymond A. Fillion