Patents by Inventor Richard S. Perego

Richard S. Perego has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140032830
    Abstract: A memory component includes a memory core comprising dynamic random access memory (DRAM) storage cells and a first circuit to receive external commands. The external commands include a read command that specifies transmitting data accessed from the memory core. The memory component also includes a second circuit to transmit data onto an external bus in response to a read command and pattern register circuitry operable during calibration to provide at least a first data pattern and a second data pattern. During the calibration, a selected one of the first data pattern and the second data pattern is transmitted by the second circuit onto the external bus in response to a read command received during the calibration.
    Type: Application
    Filed: July 24, 2013
    Publication date: January 30, 2014
    Applicant: Rambus Inc.
    Inventors: Craig E. Hampel, Richard S. Perego, Stefanos Sidiropoulos, Ely K. Tsern, Frederick A. Ware
  • Publication number: 20130346685
    Abstract: A memory component includes a memory core comprising dynamic random access memory (DRAM) storage cells and a first circuit to receive external commands. The external commands include a read command that specifies transmitting data accessed from the memory core. The memory component also includes a second circuit to transmit data onto an external bus in response to a read command and pattern register circuitry operable during calibration to provide at least a first data pattern and a second data pattern. During the calibration, a selected one of the first data pattern and the second data pattern is transmitted by the second circuit onto the external bus in response to a read command received during the calibration. Further, at least one of the first and second data patterns is written to the pattern register circuitry in response to a write command received during the calibration.
    Type: Application
    Filed: August 14, 2013
    Publication date: December 26, 2013
    Applicant: Rambus Inc.
    Inventors: Craig E. Hampel, Richard S. Perego, Stefanos Sidiropoulos, Ely K. Tsern, Frederick A. Ware